Patents by Inventor Chong Wee Lim

Chong Wee Lim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6846359
    Abstract: An SixNy or SiOxNy liner is formed on a MOS device. Cobalt is then deposited and reacts to form an epitaxial CoSi2 layer underneath the liner. The CoSi2 layer may be formed through a solid phase epitaxy or reactive deposition epitaxy salicide process. In addition to high quality epitaxial CoSi2 layers, the liner formed during the invention can protect device portions during etching processes used to form device contacts. The liner can act as an etch stop layer to prevent excessive removal of the shallow trench isolation, and protect against excessive loss of the CoSi2 layer.
    Type: Grant
    Filed: October 25, 2002
    Date of Patent: January 25, 2005
    Assignee: The Board of Trustees of the University of Illinois
    Inventors: Chong Wee Lim, Chan Soo Shin, Ivan Georgiev Petrov, Joseph E. Greene
  • Publication number: 20040224469
    Abstract: A method of manufacturing a strained semiconductor substrate includes the steps of provide a Si substrate and depositing a strained Si1-xGex layer on the Si substrate. The Si substrate and strained Si1-xGex layer are subjected to rapid thermal annealing which forms a relaxed Si1-xGex layer on the Si substrate. The method further includes the steps of depositing a buffer Si1-xGex layer on the relaxed Si1-xGex layer, and depositing Si on the buffer Si1-xGex layer. The buffer Si1-xGex layer causes the deposited Si to form a strained Si layer on the buffer Si1-xGex layer with the combined layers forming the strained semiconductor substrate.
    Type: Application
    Filed: May 8, 2003
    Publication date: November 11, 2004
    Applicant: The Board of Trustees of the University of Illinois
    Inventors: Chong Wee Lim, Yong-Lim Foo, Sukwon Hong, Kenneth A. Bratland, Timothy Spila, Benjamin Cho, Kenji Ohmori, Joseph Greene
  • Patent number: 6797598
    Abstract: A method for forming an epitaxial cobalt silicide layer on a MOS device includes sputter depositing cobalt in an ambient to form a first layer of cobalt suicide on a gate and source/drain regions of the MOS device. Subsequently, cobalt is sputter deposited again in an ambient of argon to increase the thickness of the cobalt silicide layer to a second thickness.
    Type: Grant
    Filed: August 22, 2002
    Date of Patent: September 28, 2004
    Assignee: The Board of Trustees of the University of Illinois
    Inventors: Chong Wee Lim, Chan Soo Shin, Daniel Gall, Ivan Georgiev Petrov, Joseph E. Greene
  • Patent number: 6762131
    Abstract: A method for forming atomic-scale structures on a surface of a substrate on a large-scale includes creating a predetermined amount of surface vacancies on the surface of the substrate by removing an amount of atoms on the surface of the material corresponding to the predetermined amount of the surface vacancies. Once the surface vacancies have been created, atoms of a desired structure material are deposited on the surface of the substrate to enable the surface vacancies and the atoms of the structure material to interact. The interaction causes the atoms of the structure material to form the atomic-scale structures.
    Type: Grant
    Filed: April 13, 2002
    Date of Patent: July 13, 2004
    Assignee: The Board of Trustees of the University of Illinois
    Inventors: Chong Wee Lim, Kenji Ohmori, Ivan Georgiev Petrov, Joseph E. Greene
  • Publication number: 20040079279
    Abstract: An SixNy or SiOxNy liner is formed on a MOS device. Cobalt is then deposited and reacts to form an epitaxial CoSi2 layer underneath the liner. The CoSi2 layer may be formed through a solid phase epitaxy or reactive deposition epitaxy salicide process. In addition to high quality epitaxial CoSi2 layers, the liner formed during the invention can protect device portions during etching processes used to form device contacts. The liner can act as an etch stop layer to prevent excessive removal of the shallow trench isolation, and protect against excessive loss of the CoSi2 layer.
    Type: Application
    Filed: October 25, 2002
    Publication date: April 29, 2004
    Applicant: The Board of Trustees of the University of Illinois
    Inventors: Chong Wee Lim, Chan Soo Shin, Ivan Georgiev Petrov, Joseph E. Greene
  • Publication number: 20040038528
    Abstract: A method for forming an epitaxial cobalt silicide layer on a MOS device includes sputter depositing cobalt in an ambient to form a first layer of cobalt suicide on a gate and source/drain regions of the MOS device. Subsequently, cobalt is sputter deposited again in an ambient of argon to increase the thickness of the cobalt silicide layer to a second thickness.
    Type: Application
    Filed: August 22, 2002
    Publication date: February 26, 2004
    Applicant: The Board of Trustees of the University of Illinois
    Inventors: Chong Wee Lim, Chan Soo Shin, Daniel Gall, Ivan Georgiev Petrov, Joseph E. Greene
  • Publication number: 20030194875
    Abstract: A method for forming atomic-scale structures on a surface of a substrate on a large-scale includes creating a predetermined amount of surface vacancies on the surface of the substrate by removing an amount of atoms on the surface of the material corresponding to the predetermined amount of the surface vacancies. Once the surface vacancies have been created, atoms of a desired structure material are deposited on the surface of the substrate to enable the surface vacancies and the atoms of the structure material to interact. The interaction causes the atoms of the structure material to form the atomic-scale structures.
    Type: Application
    Filed: April 13, 2002
    Publication date: October 16, 2003
    Applicant: The Board of Trustees of the University of Illinois
    Inventors: Chong Wee Lim, Kenji Ohmori, Ivan Georgiev Petrov, Joseph E. Greene
  • Patent number: 6350661
    Abstract: An improved and new process for fabricating MOSFET's in shallow trench isolation (STI), with sub-quarter micron ground rules, includes a passivating trench cap layer of silicon nitride. The silicon nitride passivating trench cap is utilized in the formation of borderless or “unframed” electrical contacts, without reducing the poly to poly spacing. Borderless contacts are formed, wherein contact openings are etched in an interlevel dielectric (ILD) layer over both an active region (P-N junction) and an inactive trench isolation region. During the contact hole opening, a selective etch process is utilized which etches the ILD layer, while the protecting passivating silicon nitride trench cap layer remains intact protecting the P-N junction at the edge of trench region. Subsequent processing of conductive tungsten metal plugs are prevented from shorting by the passivating trench cap.
    Type: Grant
    Filed: June 18, 2001
    Date of Patent: February 26, 2002
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chong Wee Lim, Eng Hua Lim, Soh Yun Siah, Kong Hean Lee, Chun Hui Low
  • Publication number: 20010031540
    Abstract: An improved and new process for fabricating MOSFET's in shallow trench isolation (STI), with sub-quarter micron ground rules, includes a passivating trench cap layer of silicon nitride. The silicon nitride passivating trench cap is utilized in the formation of borderless or “unframed” electrical contacts, without reducing the poly to poly spacing. Borderless contacts are formed, wherein contact openings are etched in an interlevel dielectric (ILD) layer over both an active region (P-N junction) and an inactive trench isolation region. During the contact hole opening, a selective etch process is utilized which etches the ILD layer, while the protecting passivating silicon nitride trench cap layer remains intact protecting the P-N junction at the edge of trench region. Subsequent processing of conductive tungsten metal plugs are prevented from shorting by the passivating trench cap.
    Type: Application
    Filed: June 18, 2001
    Publication date: October 18, 2001
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
    Inventors: Chong Wee Lim, Eng Hua Lim, Soh Yun Siah, Kong Hean Lee, Chun Hui Low
  • Patent number: 6297126
    Abstract: An improved and new process for fabricating MOSFET's in shallow trench isolation (STI), with sub-quarter micron ground rules, includes a passivating trench cap layer of silicon nitride. The silicon nitride passivating trench cap is utilized in the formation of borderless or “unframed” electrical contacts, without reducing the poly to poly spacing. Borderless contacts are formed, wherein contact openings are etched in an interlevel dielectric (ILD) layer over both an active region (P-N junction) and an inactive trench isolation region. During the contact hole opening, a selective etch process is utilized which etches the ILD layer, while the protecting passivating silicon nitride trench cap layer remains intact protecting the P-N junction at the edge of trench region. Subsequent processing of conductive tungsten metal plugs are prevented from shorting by the passivating trench cap.
    Type: Grant
    Filed: July 12, 1999
    Date of Patent: October 2, 2001
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chong Wee Lim, Eng Hua Lim, Soh Yun Siah, Kong Hean Lee, Chun Hui Low
  • Patent number: 6271133
    Abstract: A new method is established to form different silicide layers over the top of the gate electrode and the surface of the source/drain regions. A thin layer of TiSi2 is formed over the source/drain regions by depositing a layer of titanium and annealing this layer with the silicon substrate. The gate electrode is created as a recessed electrode, in the top recession of the electrode a layer of CoSi2 is formed by depositing a layer of cobalt over the gate electrode. This layer of COSi2 serves as the electrical gate contact point.
    Type: Grant
    Filed: April 12, 1999
    Date of Patent: August 7, 2001
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chong Wee Lim, Eng Hua Lim, Kin Leong Pey, Soh Yun Siah, Chun Hui Low
  • Patent number: 6265302
    Abstract: An improved and new process for fabricating MOSFET's in shallow trench isolation (STI), with sub-quarter micron ground rules, includes a passivating trench liner of silicon nitride. The silicon nitride passivating liner is utilized in the formation of borderless or “unframed” electrical contacts, without reducing the poly to poly spacing. Borderless contacts are formed, wherein contact openings are etched in an interlevel dielectric (ILD) layer over both an active region (P-N junction) and an inactive trench isolation region. During the contact hole opening, a selective etch process is utilized which etches the ILD layer, while the protecting passivating silicon nitride liner remains intact protecting the P-N junction at the edge of trench region. Subsequent processing of conductive tungsten metal plugs are prevented from shorting by the passivating trench liner.
    Type: Grant
    Filed: July 12, 1999
    Date of Patent: July 24, 2001
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chong Wee Lim, Eng Hua Lim, Soh Yun Siah, Kong Hean Lee, Chun Hui Low
  • Patent number: 6228727
    Abstract: A method of fabricating shallow trench isolations has been achieved. A semiconductor substrate is provided. A pad oxide layer is grown overlying the semiconductor substrate. A silicon nitride layer is deposited. The silicon nitride layer and the pad oxide layer are patterned to form a hard mask. The openings in the hard mask correspond to planned trenches in the semiconductor substrate. A silicon dioxide layer is deposited overlying the silicon nitride layer and the semiconductor substrate. The silicon dioxide layer is anisotropically etched to form sidewall spacers on the inside of the openings of the hard mask. The semiconductor substrate is etched to form the trenches. The sidewall spacers are etched away. The semiconductor substrate is sputter etched to round the corners of the trenches. An oxide trench lining layer is grown overlying the semiconductor substrate. A trench fill layer is deposited overlying the silicon nitride layer and filling the trenches.
    Type: Grant
    Filed: September 27, 1999
    Date of Patent: May 8, 2001
    Assignee: Chartered Semiconductor Manufacturing, Ltd.
    Inventors: Chong Wee Lim, Soh Yun Siah, Eng Hua Lim, Kong-Hean Lee, Chun Hui Low
  • Patent number: 6165871
    Abstract: A method for forming a stepped shallow trench isolation is described. A pad oxide layer is deposited on the surface of a semiconductor substrate. A first nitride layer is deposited overlying the pad oxide layer. The first nitride layer is etched through where it is not covered by a mask to provide an opening to the pad oxide layer. A first trench is etched through the pad oxide layer within the opening and into the semiconductor substrate. A second nitride layer is deposited overlying the first nitride layer and filling the first trench. Simultaneously, the second nitride layer is anisotropically etched to form nitride spacers on the sidewalls of the first trench and the semiconductor substrate is etched into where it is not covered by the spacers to form a second trench. Ions are implanted into the semiconductor substrate underlying the second trench. The first and second trenches are filled with an oxide layer.
    Type: Grant
    Filed: July 16, 1999
    Date of Patent: December 26, 2000
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Eng Hua Lim, Chong Wee Lim, Soh Yun Siah, Kong Hean Lee, Pei Ching Lee
  • Patent number: 6093628
    Abstract: A method for fabricating a deep sub-micron gate electrode, comprising polysilicon and metal, having ultra-low sheet resistance. The process begins by forming shallow trench isolation regions 14 in a silicon substrate 10. A gate oxide layer is formed on device areas. A doped blanket polysilicon layer 16 is formed on the gate oxide layer. A cap layer 20 composed of silicon nitride is formed on the polysilicon layer 16. The cap layer 20 and the polysilicon layer 16 are patterned by photoresist masking and anisotropic etching to form a bottom gate electrode 16A and a gate cap 20A. Lightly doped source/drain areas 22 are formed adjacent to the gate bottom electrodes 16A by ion implantation. Sidewall spacers 21 are formed on the gate electrode 16A and gate cap 20A. Source/drain regions 24 are formed by ion implantation adjacent to said sidewall spacers 21. A metal silicide 23 is formed on the source/drain regions 24.
    Type: Grant
    Filed: October 1, 1998
    Date of Patent: July 25, 2000
    Assignees: Chartered Semiconductor Manufacturing, Ltd, National University of Singapore
    Inventors: Chong Wee Lim, Kin Leong Pey, Soh Yun Siah, Eng Hwa Lim, Lap Chan