Patents by Inventor Choong-Ho Lee

Choong-Ho Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7166514
    Abstract: A fin type MOSFET and a method of manufacturing the fin type MOSFET are disclosed. Gate structures in the fin type MOSFET are formed by a damascene process without a photolithography process. Impurities used to form a channel region are selectively implanted into portions of a semiconductor substrate adjacent to the gate structures.
    Type: Grant
    Filed: February 1, 2005
    Date of Patent: January 23, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hee-Soo Kang, Jae-Man Yoon, Dong-Gun Park, Sang-Yeon Han, Young-Joon Ahn, Choong-Ho Lee
  • Publication number: 20070012996
    Abstract: Vertical channel semiconductor devices include a semiconductor substrate with a pillar having an upper surface. An insulated gate electrode is around a periphery of the pillar. The insulated gate electrode has an upper surface at a vertical level lower than the upper surface of the pillar to vertically space apart the insulated gate electrode from the upper surface of the pillar. A first source/drain region is in the substrate adjacent the pillar. A second source/drain region is disposed in an upper region of the pillar including the upper surface of the pillar. A contact pad contacts the entire upper surface of the pillar to electrically connect to the second source/drain region.
    Type: Application
    Filed: June 7, 2006
    Publication date: January 18, 2007
    Inventors: Jae-man Yoon, Dong-gun Park, Choong-Ho Lee, Seong-Goo Kim, Won-sok Lee, Seung-bae Park
  • Patent number: 7160780
    Abstract: In an exemplary embodiment, a fin active region is protruded along one direction from a bulk silicon substrate on which a shallow trench insulator is entirely formed so as to cover the fin active region. The shallow trench insulator is removed to selectively expose an upper part and sidewall of the fin active region, along a line shape that at least one time crosses with the fin active region, thus forming a trench. The fin active region is exposed by the trench and thereon a gate insulation layer is formed. Thereby, productivity is increased and performance of the device is improved. A fin FET employs a bulk silicon substrate of which a manufacturing cost is lower than that of a conventional SOI type silicon substrate. Also, a floating body effect can be prevented, or is substantially reduced.
    Type: Grant
    Filed: February 23, 2005
    Date of Patent: January 9, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chul Lee, Jae-Man Yoon, Choong-Ho Lee
  • Publication number: 20060249779
    Abstract: In a non-volatile memory device allowing multi-bit and/or multi-level operations, and methods of operating and fabricating the same, the non-volatile memory device comprises, in one embodiment: a semiconductor substrate, doped with impurities of a first conductivity type, which has one or more fins defined by at least two separate trenches formed in the substrate, the fins extending along the substrate in a first direction; pairs of gate electrodes formed as spacers at sidewalls of the fins, wherein the gate electrodes are insulated from the semiconductor substrate including the fins and extend parallel to the fins; storage nodes between the gate electrodes and the fins, and insulated from the gate electrodes and the semiconductor substrate; source regions and drain regions, which are doped with impurities of a second conductivity type, and are separately formed at least at surface portions of the fins and extend across the first direction of the fins; and channel regions corresponding to the respective gate
    Type: Application
    Filed: April 19, 2006
    Publication date: November 9, 2006
    Inventors: Byung-yong Choi, Tae-yong Kim, Eun-suk Cho, Suk-kang Sung, Hye-jin Cho, Dong-gun Park, Choong-ho Lee
  • Publication number: 20060215472
    Abstract: Provided is a memory device with a shared open bit line sense amplifier architecture. The memory device includes memory cell arrays, each memory cell array including bit lines, and a sense amplifier configured to couple to at least two bit lines a memory cell array and configured to couple to at least two bit lines of a different memory cell array.
    Type: Application
    Filed: December 13, 2005
    Publication date: September 28, 2006
    Inventors: Jae-Man Yoon, Choong-Ho Lee, Dong-Gun Park, Yeong-Taek Lee, Chul Lee
  • Publication number: 20060214219
    Abstract: A non-volatile memory device for 2-bit operation and a method of fabricating the same are provided. The non-volatile memory device includes an active region and a gate extending in a word line direction on a semiconductor substrate, and crossing each other repeatedly; a charge storage layer disposed below the gate, and confined at a portion where the gate and the active region cross; a charge blocking layer formed on the charge storage layer; a tunnel dielectric layer formed below the charge storage layer; first and second source/drain regions formed in the active region exposed by the gate; and first and second bit lines crossing the word line direction. The active region may be formed in a first zigzag pattern and/or the gate may be formed in a second zigzag pattern in symmetry with the first zigzag pattern.
    Type: Application
    Filed: March 15, 2006
    Publication date: September 28, 2006
    Inventors: Byung-yong Choi, Dong-gun Park, Yun-gi Kim, Choong-ho Lee, Young-mi Lee, Hye-jin Cho
  • Publication number: 20060154421
    Abstract: Provided is a method of manufacturing a semiconductor device, by which a cell transistor formed .on a cell array area of a semiconductor substrate employs a structure in which an electrode in the shape of spacers is used to form a gate and a multi-bit operation is possible using localized bits, and transistors having structures optimized to satisfy different requirements depending upon functions of the transistors can be formed on a peripheral circuit area which is the residual area of the semiconductor substrate. In this method, a cell transistor is formed on the cell array area.
    Type: Application
    Filed: January 11, 2006
    Publication date: July 13, 2006
    Inventors: Byung-yong Choi, Choong-ho Lee, Dong-won Kim, Dong-gun Park
  • Publication number: 20060141710
    Abstract: A NOR-type flash memory device comprises a plurality twin-bit memory cells arranged so that pairs of adjacent memory cells share a source/drain region and groups of four adjacent memory cells are electrically connected to each other by a single bitline contact.
    Type: Application
    Filed: December 20, 2005
    Publication date: June 29, 2006
    Inventors: Jae-man Yoon, Suk-kang Sung, Dong-gun Park, Choong-ho Lee, Tae-yong Kim
  • Publication number: 20060131613
    Abstract: A semiconductor device includes a semiconductor substrate having a first conductivity type and having an upper portion, a pair of bit lines extending in a first direction and doped with an impurity of a second conductivity type opposite to the first conductivity type and spaced from one another in the upper portion of the semiconductor substrate, a first line formed between the pair of bit lines having a plurality of alternating recessed device isolation regions and channel regions, with each of the channel regions contacting each bit line of the at least one pair of bit lines, and word lines formed at right angles to the first lines and covering the channel regions.
    Type: Application
    Filed: September 30, 2005
    Publication date: June 22, 2006
    Inventors: Tae-yong Kim, Choong-ho Lee, Chul Lee, Eun-suk Cho, Suk-kang Sung, Hye-jin Cho
  • Publication number: 20060104116
    Abstract: A method of operating a NAND flash memory device that comprising a unit string comprising a string selection transistor connected to a bit line, a cell transistor connected to the string selection transistor, and a ground selection transistor connected to the cell transistor is provided. The method comprises applying a negative bias voltage to the string selection transistor and the ground selection transistor in a stand-by mode of the NAND flash memory device.
    Type: Application
    Filed: November 16, 2005
    Publication date: May 18, 2006
    Inventors: Jae-Man Yoon, Eun-Suk Cho, Dong-Gun Park, Choong-Ho Lee
  • Publication number: 20060097304
    Abstract: Semiconductor memory devices include a semiconductor substrate and a plurality of semiconductor material pillars in a spaced relationship on the semiconductor substrate. Respective surrounding gate electrodes surround ones of the pillars. A first source/drain region is in the semiconductor substrate between adjacent ones of the pillars and a second source/drain region is in an upper portion of at least one of the adjacent pillars. A buried bit line is in the first source/drain region and electrically coupled to the first source/drain region and a storage node electrode is on the upper portion of the at least one of the adjacent pillars and electrically contacting with the second source/drain region.
    Type: Application
    Filed: June 13, 2005
    Publication date: May 11, 2006
    Inventors: Jae-man Yoon, Dong-gun Park, Choong-ho Lee, Moon-suk Yi, Chul Lee
  • Publication number: 20060022262
    Abstract: A semiconductor device may include a fin structure having source/drain regions and channel fins connected between source/drain patterns. A gate insulation layer may be provided on the channel fins. A gate electrode may include lower gate patterns and an upper gate pattern. The lower gate patterns may extend in a vertical direction and contact the gate insulation layer. The upper gate pattern may extend in a second horizontal direction substantially perpendicular to the first horizontal direction. The upper gate pattern may be connected to upper portions of the lower gate patterns.
    Type: Application
    Filed: July 19, 2005
    Publication date: February 2, 2006
    Inventors: Jae-Man Yoon, Choong-Ho Lee, Chul Lee, Dong-Gun Park
  • Publication number: 20060017104
    Abstract: A semiconductor device may include a tubular channel pattern vertically extending from a semiconductor substrate. A gate insulation layer may be provided on faces exposed through the channel pattern. A gate electrode may be provided on the gate insulation layer. The gate electrode may fill the channel pattern. A conductive region, which may serve as lower source/drain regions, may be formed at a surface portion of the semiconductor substrate. The conductive region may contact a lower portion of the channel pattern. A conductive pattern, which may serve as upper source/drain regions, may horizontally extend from an upper portion of the channel pattern.
    Type: Application
    Filed: July 19, 2005
    Publication date: January 26, 2006
    Inventors: Jae-Man Yoon, Dong-Gun Park, Choong-Ho Lee, Chul Lee
  • Publication number: 20050269629
    Abstract: A fin field effect transistor (FinFET) includes a substrate, a fin, a gate electrode, a gate insulation layer, and source and drain regions in the fin. The fin is on and extends laterally along and vertically away from the substrate. The gate electrode covers sides and a top of a portion of the fin. The gate insulation layer is between the gate electrode and the fin. The source region and the drain region in the fin and adjacent to opposite sides of the gate electrode. The source region of the fin has a different width than the drain region of the fin.
    Type: Application
    Filed: March 21, 2005
    Publication date: December 8, 2005
    Inventors: Chul Lee, Min-Sang Kim, Dong-gun Park, Choong-ho Lee, Chang-woo Oh, Jae-man Yoon, Dong-won Kim, Jeong-dong Choe, Ming Li, Hye-jin Cho
  • Publication number: 20050260814
    Abstract: A non-volatile memory cell includes a semiconductor substrate having a fin-shaped active region extending therefrom. A tunnel dielectric layer is provided, which extends on opposing sidewalls and an upper surface of the fin-shaped active region. A floating gate electrode is provided on the tunnel dielectric layer. This floating gate electrode has at least a partial groove therein. An inter-gate dielectric layer is also provided. This inter-gate dielectric layer extends on the floating gate electrode and into the at least a partial groove. A control gate electrode is provided, which extends on the inter-gate dielectric layer and into the at least a partial groove.
    Type: Application
    Filed: May 4, 2005
    Publication date: November 24, 2005
    Inventors: Eun-Suk Cho, Choong-Ho Lee, Tae-Yong Kim
  • Publication number: 20050255656
    Abstract: In one aspect, a semiconductor substrate is provided having a cell area and a peripheral circuit area, and a mask layer is formed over the cell area and the peripheral circuit area of the semiconductor substrate. A FinFET gate is fabricated by forming a first opening in the mask layer to expose a first gate region in the cell area of the semiconductor substrate, and then forming a FinFET gate electrode in the first opening using a damascene process. A MOSFET gate fabricated by forming a second opening in the mask layer to expose a second gate region in the peripheral circuit area of the semiconductor substrate, and then forming a MOSFET gate electrode in the second opening using a damascene process.
    Type: Application
    Filed: March 16, 2005
    Publication date: November 17, 2005
    Inventors: Hee-soo Kang, Dong-gun Park, Choong-ho Lee, Hye-jin Cho, Young-joon Ahn
  • Publication number: 20050255643
    Abstract: A method of forming a fin transistor using a damascene process is provided. A filling mold insulation pattern is recessed to expose an upper portion of a fin, and a mold layer is formed. The mold layer is patterned to form a groove crossing the fin and exposing a part of the upper portion of the fin. A gate electrode is formed to fill the groove with a gate insulation layer interposed between the fin and the gate electrode, and the mold layer is removed. Impurities are implanted through both sidewalls and a top surface of the upper portion of the fin disposed at opposite sides of a gate electrode to form a source/drain region.
    Type: Application
    Filed: April 21, 2005
    Publication date: November 17, 2005
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Young-Joon Ahn, Dong-Gun Park, Choong-Ho Lee, Hee-Soo Kang
  • Publication number: 20050250285
    Abstract: Methods of forming field effect transistors (FETs) having fin-shaped active regions include patterning a semiconductor substrate to define a fin-shaped semiconductor active region therein, which is surrounded by a trench. At least an upper portion of the fin-shaped semiconductor active region is covered with a sacrificial layer. This sacrificial layer is selectively etched-back to define sacrificial spacers on sidewalls of the fin-shaped semiconductor active region. The electrically insulating region is formed on the sacrificial spacers. The sacrificial spacers are then removed by selectively etching the sacrificial spacers using the electrically insulating region as an etching mask. An insulated gate electrode is then formed on the sidewalls of the fin-shaped semiconductor active region.
    Type: Application
    Filed: March 28, 2005
    Publication date: November 10, 2005
    Inventors: Jae-Man Yoon, Dong-Gun Park, Choong-Ho Lee, Chul Lee
  • Publication number: 20050239252
    Abstract: A method of forming an integrated circuit device includes forming a non-planar field-effect transistor in a cell array portion of a semiconductor substrate and forming a planar field-effect transistor in a peripheral circuit portion of the semiconductor substrate. The non-planar field-effect transistor may be selected from the group of a FinFET and a recessed gate FET. Dopants may be implanted into a channel region of the non-planar field-effect transistor, and a cell protection layer may be formed on the non-planar field-effect transistor. Then, dopants may be selectively implanted into a channel region of the planar field-effect transistor using the cell protection layer as a mask to block implanting of the dopants into the channel region of the non-planar field-effect transistor.
    Type: Application
    Filed: April 20, 2005
    Publication date: October 27, 2005
    Inventors: Young-Joon Ahn, Dong-Gun Park, Choong-Ho Lee, Hee-Soo Kang
  • Publication number: 20050215014
    Abstract: An integrated circuit device containing complementary metal oxide semiconductor transistors includes a semiconductor substrate and an NMOS transistor having a first fin-shaped active region that extends in the semiconductor substrate. The first fin-shaped active region has a first channel region therein with a first height. A PMOS transistor is also provided. The PMOS transistor has a second fin-shaped active region that extends in the semiconductor substrate. This second fin-shaped active region has a second channel region therein with a second height unequal to the first height.
    Type: Application
    Filed: March 23, 2005
    Publication date: September 29, 2005
    Inventors: Young-Joon Ahn, Dong-Gun Park, Choong-Ho Lee, Hee-Soo Kang