Patents by Inventor CHRIS P. NAPPI

CHRIS P. NAPPI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10417104
    Abstract: A scan circuit and methods of operating a scan circuit are provided. The method for operating a scan circuit includes providing a first scan flip-flop which includes an overwrite feature. With the overwrite feature enabled, a change in functional behavior of the first scan flip-flop occurs based on a control signal. The method may further include capturing data at a first input of the first scan flip-flop during a first state of the control signal and resetting captured data by using the overwrite feature during a first transition of the control signal. The method may further include forming a scan chain with one or more of the first scan flip-flops and one or more second scan flip-flops. The second scan flip-flops may include a similar overwrite feature, having the overwrite feature disabled.
    Type: Grant
    Filed: September 22, 2015
    Date of Patent: September 17, 2019
    Assignee: NXP USA, INC.
    Inventors: Colin MacDonald, Alexander B. Hoefler, Jose A. Lyon, Chris P. Nappi, Andrew H. Payne
  • Patent number: 9645963
    Abstract: An integrated circuit includes a substrate, a master system on the substrate, a slave system on the substrate that is coupled to communicate with the master system, a first clock signal coupled to the master system, and a second clock signal coupled to the slave system. The master system is configured to isolate the slave system from the master system while a first test of the master system is conducted in parallel with a second test of the slave system. The master system uses the first clock signal during the first test and the slave system uses the second clock signal during the second test.
    Type: Grant
    Filed: February 16, 2015
    Date of Patent: May 9, 2017
    Assignee: NXP USA, Inc.
    Inventors: Chris N. Stoll, Chris P. Nappi, George R. Redford, Jayson D. Vogler, Khurram Waheed
  • Publication number: 20170082686
    Abstract: A scan circuit and methods of operating a scan circuit are provided. The method for operating a scan circuit includes providing a first scan flip-flop which includes an overwrite feature. With the overwrite feature enabled, a change in functional behavior of the first scan flip-flop occurs based on a control signal. The method may further include capturing data at a first input of the first scan flip-flop during a first state of the control signal and resetting captured data by using the overwrite feature during a first transition of the control signal. The method my further include forming a scan chain with one or more of the first scan flip-flops and one or more second scan flip-flops. The second scan flip-flops may include a similar overwrite feature, having the overwrite feature disabled.
    Type: Application
    Filed: September 22, 2015
    Publication date: March 23, 2017
    Inventors: COLIN MACDONALD, ALEXANDER B. HOEFLER, JOSE A. LYON, CHRIS P. NAPPI, ANDREW H. PAYNE
  • Publication number: 20160238654
    Abstract: An integrated circuit includes a substrate, a master system on the substrate, a slave system on the substrate that is coupled to communicate with the master system, a first clock signal coupled to the master system, and a second clock signal coupled to the slave system. The master system is configured to isolate the slave system from the master system while a first test of the master system is conducted in parallel with a second test of the slave system. The master system uses the first clock signal during the first test and the slave system uses the second clock signal during the second test.
    Type: Application
    Filed: February 16, 2015
    Publication date: August 18, 2016
    Inventors: CHRIS N. STOLL, CHRIS P. NAPPI, GEORGE R. REDFORD, JAYSON D. VOGLER, KHURRAM WAHEED
  • Patent number: 9412467
    Abstract: A semiconductor device includes a test port configured to communicate with a test system, a test command controller coupled to communicate with the test port, a peripheral module configured to communicate with the test command controller, a processor, and a test memory configured to communicate with the test command controller and the processor. The test command controller is configured to issue a first set of one or more instructions to test the peripheral module and to issue a second set of one or more instructions to the processor to process information in the test memory resulting from the test of the peripheral module.
    Type: Grant
    Filed: April 29, 2014
    Date of Patent: August 9, 2016
    Assignee: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Chris P. Nappi, Stephen F. McGinty
  • Publication number: 20150310932
    Abstract: A semiconductor device includes a test port configured to communicate with a test system, a test command controller coupled to communicate with the test port, a peripheral module configured to communicate with the test command controller, a processor, and a test memory configured to communicate with the test command controller and the processor. The test command controller is configured to issue a first set of one or more instructions to test the peripheral module and to issue a second set of one or more instructions to the processor to process information in the test memory resulting from the test of the peripheral module.
    Type: Application
    Filed: April 29, 2014
    Publication date: October 29, 2015
    Inventors: CHRIS P. NAPPI, Stephen F. McGinty