Patents by Inventor Christian Kronke

Christian Kronke has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8327307
    Abstract: A method and system for eliminating implementation timing with respect to a synchronization circuit. A standard library cell having a pair of clock input pins can be connected with at least two asynchronous clock domains of the synchronization circuit in order to measure a timing signal between the flip-flop latches crossing the asynchronous clock domain. A timing delay with respect to each bit pair of the asynchronous clock domain can be determined utilizing a static analysis approach during a layout phase in order to effectively synchronize the asynchronous clock domain. Each bit pair of the asynchronous clock domain can be checked via a static timing analysis tool in order to thereby improve functional accuracy of the synchronization circuit in a wide range of digital logic designs.
    Type: Grant
    Filed: November 23, 2010
    Date of Patent: December 4, 2012
    Assignee: LSI Corporation
    Inventors: Christian Krönke, Ansgar Bambynek, Jürgen Dirks
  • Publication number: 20120128110
    Abstract: A method and system for eliminating implementation timing with respect to a synchronization circuit. A standard library cell having a pair of dock input pins can be connected with at least two asynchronous dock domains of the synchronization circuit in order to measure a timing signal between the flip-flop latches crossing the asynchronous clock domain. A timing delay with respect to each bit pair of the asynchronous dock domain can be determined utilizing a static analysis approach during a layout phase in order to effectively synchronize the asynchronous dock domain. Each bit pair of the asynchronous dock domain can be checked via a static timing analysis tool in order to thereby improve functional accuracy of the synchronization circuit in a wide range of digital logic designs.
    Type: Application
    Filed: November 23, 2010
    Publication date: May 24, 2012
    Inventors: Christian Krönke, Ansgar Bambynek, Jürgen Dirks
  • Patent number: 7302459
    Abstract: The present invention may relate generally to a circuit for converting a first digital signal having a first sample rate to second digital signal having a second sample rate. The circuit may comprise a cascaded integration-comb filter and a fractional sample rate converter. The fractional sample rate converter may be configured to perform fractional sample rate conversion. A first of the cascaded integrator-comb filter and the fractional sample rate converter may be configured to receive the first signal having the first sample rate and to generate a third digital signal having a third sample rate different from the first and second sample rates. A second of the cascaded integrator-comb filter and the fractional sample rate converter may be configured to receive the third signal having the third sample rate and to generate the second signal having the second sample rate.
    Type: Grant
    Filed: December 2, 2003
    Date of Patent: November 27, 2007
    Assignee: LSI Corporation
    Inventors: Thomas Bossmeyer, Christian Krönke, Detlef Müller
  • Publication number: 20040148319
    Abstract: The present invention may relate generally to a circuit for converting a first digital signal having a first sample rate to second digital signal having a second sample rate. The circuit may comprise a cascaded integration-comb filter and a fractional sample rate converter. The fractional sample rate converter may be configured to perform fractional sample rate conversion. A first of the cascaded integrator-comb filter and the fractional sample rate converter may be configured to receive the first signal having the first sample rate and to generate a third digital signal having a third sample rate different from the first and second sample rates. A second of the cascaded integrator-comb filter and the fractional sample rate converter may be configured to receive the third signal having the third sample rate and to generate the second signal having the second sample rate.
    Type: Application
    Filed: December 2, 2003
    Publication date: July 29, 2004
    Applicant: LSI LOGIC CORPORATION
    Inventors: Thomas Bossmeyer, Christian Kronke, Detlef Muller
  • Patent number: 5844609
    Abstract: A decoder and decoding method is disclosed for real time decompression of coded picture-, video- and film information. The decoder provides an efficient implementation of the functions requiring an optimized processor comprising one multiplier having a minimized chip area. The process of decoding, frame reconstruction, block to raster conversion and color space conversion are combined using concurrent processing and resource sharing techniques. The processes IQ, IDCT, FR and optional CSC use one specialized processor comprising only one multiplier and further elements having no multiplier. The processor comprises process controls which are independent of each other for controlling the decompression.
    Type: Grant
    Filed: November 21, 1995
    Date of Patent: December 1, 1998
    Assignee: SICAN Gesellschaft fur Silizium-Anwendungen und CAD/CAT Niedersachsen mbH
    Inventors: Lutz Filor, Thomas Komarek, Christian Kronke, Manfred Oberwestberg
  • Patent number: 5768428
    Abstract: A circuit and method for reading code words having variable lengths out of memory used for data words having a fixed length. In the circuit and method, two shifting operations are separated from each other in dimension and time. The first shifting operation is performed using a combination of multiplexers and buffers that does not include a barrel shifter. The circuit and method are especially suitable for use in the decompression of data when transmitting multimedia information, such as information based on H.261, JPEG and MPEG standards.
    Type: Grant
    Filed: November 21, 1995
    Date of Patent: June 16, 1998
    Assignee: SICAN Gesellschaft fur Silizium-Anwendungen und CAD/CAT Niedersachsen mbH
    Inventors: Thomas Komarek, Christian Kronke, Manfred Oberwestberg