Patents by Inventor Christlyn Faith Hobrero Arias

Christlyn Faith Hobrero Arias has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240128204
    Abstract: Disclosed aspects include a semiconductor die including a substrate having a semiconductor surface including circuitry. A top metal layer is above the semiconductor surface including top metal lines that are electrically connected through a metal stack including metal interconnects that electrically connect to the circuitry. The top metal lines are configured in a primary orientation that collectively represents at least 50% of a total length of the top metal lines in a first direction. The top metal layer includes bond pads exposed from a passivation layer. The metal features are positioned lateral to and not directly electrically connected to the top metal layer and/or are positioned on the passivation layer. At least a majority of a total area of the metal features is not over metal interconnects. The metal features have a length direction oriented in a second direction that is at least essentially perpendicular relative to the primary orientation.
    Type: Application
    Filed: December 20, 2023
    Publication date: April 18, 2024
    Inventors: Christlyn Faith Hobrero Arias, Rafael Jose Lizares Guevara
  • Publication number: 20240038608
    Abstract: Semiconductor packages with cavities and methods of making such semiconductor packages are described. The semiconductor package includes a semiconductor die including an interface region where various components configured to interact with an environment surrounding the package can be located. Such components include a humidity sensor, a temperature sensor, a light emitting diode, a solid-state laser, a photodiode, or the like. The semiconductor package includes an opening above the interface region to facilitate proper and adequate operations of the components. The semiconductor package also includes a polymer structure surrounding the interface region, thereby forming the opening. The polymer structure has an uneven inner sidewall profile formed by multiple layers of a polymer material.
    Type: Application
    Filed: July 27, 2022
    Publication date: February 1, 2024
    Inventors: Rafael Jose L. Guevara, Christlyn Faith Hobrero Arias
  • Patent number: 11862576
    Abstract: Disclosed aspects include a semiconductor die including a substrate having a semiconductor surface including circuitry. A top metal layer is above the semiconductor surface including top metal lines that are electrically connected through a metal stack including metal interconnects that electrically connect to the circuitry. The top metal lines are configured in a primary orientation that collectively represents at least 50% of a total length of the top metal lines in a first direction. The top metal layer includes bond pads exposed from a passivation layer. The metal features are positioned lateral to and not directly electrically connected to the top metal layer and/or are positioned on the passivation layer. At least a majority of a total area of the metal features is not over metal interconnects. The metal features have a length direction oriented in a second direction that is at least essentially perpendicular relative to the primary orientation.
    Type: Grant
    Filed: October 28, 2021
    Date of Patent: January 2, 2024
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Christlyn Faith Hobrero Arias, Rafael Jose Lizares Guevara
  • Publication number: 20230139898
    Abstract: Disclosed aspects include a semiconductor die including a substrate having a semiconductor surface including circuitry. A top metal layer is above the semiconductor surface including top metal lines that are electrically connected through a metal stack including metal interconnects that electrically connect to the circuitry. The top metal lines are configured in a primary orientation that collectively represents at least 50% of a total length of the top metal lines in a first direction. The top metal layer includes bond pads exposed from a passivation layer. The metal features are positioned lateral to and not directly electrically connected to the top metal layer and/or are positioned on the passivation layer. At least a majority of a total area of the metal features is not over metal interconnects. The metal features have a length direction oriented in a second direction that is at least essentially perpendicular relative to the primary orientation.
    Type: Application
    Filed: October 28, 2021
    Publication date: May 4, 2023
    Inventors: Christlyn Faith Hobrero Arias, Rafael Jose Lizares Guevara