Patents by Inventor Christof Weber

Christof Weber has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230170206
    Abstract: The invention relates to an epitaxially coated semiconductor wafer, processed by a method in which the semiconductor wafer is disposed on a susceptor in a coating apparatus and processed, wherein an etching gas is passed through the coating apparatus in an etching step. A first side of the semiconductor wafer which has been subjected to a polishing operation by CMP, or a second side of the semiconductor wafer opposite the first side, is coated with a protective layer before processing. The resulting wafer has exceptional geometry, as reflected by low ESFQR values.
    Type: Application
    Filed: January 23, 2023
    Publication date: June 1, 2023
    Applicant: SILTRONIC AG
    Inventors: Axel BEYER, Christof WEBER, Stefan WELSCH
  • Patent number: 11658022
    Abstract: The invention relates to a method of processing a semiconductor in the semiconductor wafer is disposed on a susceptor in a coating apparatus and processed, wherein an etching gas is passed through the coating apparatus in an etching step. The invention further relates to a control system for controlling a coating apparatus for processing a semiconductor water, to a plant for processing a semiconductor wafer having a coating apparatus which comprises the control system, and a semiconductor wafer. A first side of the semiconductor wafer which has been subjected to a polishing operation by CMP, or a second side of the semiconductor wafer opposite the first side, is coated with a protective layer before processing.
    Type: Grant
    Filed: June 4, 2018
    Date of Patent: May 23, 2023
    Assignee: SILTRONIC AG
    Inventors: Axel Beyer, Christof Weber, Stefan Welsch
  • Publication number: 20210358737
    Abstract: The invention relates to a method of processing a semiconductor in the semiconductor wafer is disposed on a susceptor in a coating apparatus and processed, wherein an etching gas is passed through the coating apparatus in an etching step. The invention further relates to a control system for controlling a coating apparatus for processing a semiconductor water, to a plant for processing a semiconductor wafer having a coating apparatus which comprises the control system, and a semiconductor wafer. A first side of the semiconductor wafer which has been subjected to a polishing operation by CMP, or a second side of the semiconductor wafer opposite the first side, is coated with a protective layer before processing.
    Type: Application
    Filed: June 4, 2018
    Publication date: November 18, 2021
    Applicant: SILTRONIC AG
    Inventors: Axel BEYER, Christof WEBER, Stefan WELSCH
  • Patent number: 11158549
    Abstract: Semiconductor wafers, are processed using minimally three processing operations: a first double-sided polishing operation, a second chemical-mechanical polishing operation and an epitaxial coating operation. A control system for conducting the method defines at least one operating parameter for the processing operations specifically based on at least one wafer parameter measured on the semiconductor wafer after processing in at least one processing operation, based on an actual state of a processing apparatus with which the respective processing operation is conducted, and based on optimizing wafer parameters for flatness after the wafer has undergone all three processing operations instead of optimizing each individual processing step for optimal flatness.
    Type: Grant
    Filed: June 5, 2018
    Date of Patent: October 26, 2021
    Assignee: SILTRONIC AG
    Inventors: Stefan Welsch, Christof Weber, Axel Beyer
  • Patent number: 10961638
    Abstract: Semiconductor wafers are coated with an epitaxially deposited layer in an epitaxy reactor, wherein at least one semiconductor wafer is arranged on a respective susceptor in the epitaxy reactor and a first deposition gas for coating the at least one semiconductor wafer is conducted through the epitaxy reactor, wherein an etching process in which a first etching gas and a carrier gas are conducted through the epitaxy reactor is carried out before the coating process, and wherein a cleaning process in which a second etching gas and subsequently in particular a second deposition gas are conducted through the epitaxy reactor after a predefinable number of coating processes, wherein for two or more etching processes preceding the respective coating process at least one variable which influences the etching process is set individually. Semiconductor wafers processed thereby have distinctly uniform topology.
    Type: Grant
    Filed: December 9, 2016
    Date of Patent: March 30, 2021
    Assignee: SILTRONIC AG
    Inventors: Christian Hager, Katharina May, Christof Weber
  • Publication number: 20200126876
    Abstract: Semiconductor wafers, are processed, using minimally three processing operations: a first double-sided polishing operation, a second chemical-mechanical polishing operation and an epitaxial coating operation. A control system for conducting the method defines at least one operating parameter for the processing operations specifically based on at least one wafer parameter measured on the semiconductor wafer after processing in at least one processing operation, based on an actual state of a processing apparatus with which the respective processing operation is conducted, and based on optimizing wafer parameters for flatness after the wafer has undergone all three processing operations instead of optimizing each individual processing step for optimal flatness.
    Type: Application
    Filed: June 5, 2018
    Publication date: April 23, 2020
    Applicant: SILTRONIC AG
    Inventors: Stefan WELSCH, Christof WEBER, Axel BEYER
  • Publication number: 20180363165
    Abstract: Semiconductor wafers are coated with an epitaxially deposited layer in an epitaxy reactor, wherein at least one semiconductor wafer is arranged on a respective susceptor in the epitaxy reactor and a first deposition gas for coating the at least one semiconductor wafer is conducted through the epitaxy reactor, wherein an etching process in which a first etching gas and a carrier gas are conducted through the epitaxy reactor is carried out before the coating process, and wherein a cleaning process in which a second etching gas and subsequently in particular a second deposition gas are conducted through the epitaxy reactor after a predefinable number of coating processes, wherein for two or more etching processes preceding the respective coating process at least one variable which influences the etching process is set individually. Semiconductor wafers processed thereby have distinctly uniform topology.
    Type: Application
    Filed: December 9, 2016
    Publication date: December 20, 2018
    Applicant: SILTRONIC AG
    Inventors: Christian HAGER, Katharina MAY, Christof WEBER
  • Publication number: 20040229548
    Abstract: A process is for the simultaneous polishing of the front surface and the back surface of a semiconductor wafer between two rotating polishing plates covered with polishing cloth while a polishing fluid is supplied, the polishing cloth of the lower polishing plate having a smooth surface and the polishing cloth of the upper polishing plate having a surface which is interrupted by channels. The semiconductor wafer lying in a cutout in a carrier plate is held on a defined geometric path. The front surface of the semiconductor wafer, during polishing, is in contact with the polishing cloth of the lower polishing plate. The back surface of the semiconductor wafer, during polishing, is in contact with the polishing cloth of the upper polishing plate.
    Type: Application
    Filed: May 12, 2004
    Publication date: November 18, 2004
    Applicant: Siltronic AG
    Inventors: Gunther H. Kann, Markus Schnappauf, Christof Weber