Patents by Inventor Christophe Eva

Christophe Eva has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230085493
    Abstract: A system includes a control unit configured to be electrically connected to an input of a memory via a communication interface. The control unit includes a first power supply sector configured to be powered when the control unit is in an operating mode and a second power supply sector configured to be powered when the control unit is in the operating mode and in a low consumption mode. In the first power supply sector, the control unit includes a first configuration circuit operating to configure a polarization value of the input of the memory via the communication interface for the operating mode. In the second power supply sector, the control unit includes a second configuration circuit operating to configure a polarization value of the input of the memory via the communication interface for the low consumption mode.
    Type: Application
    Filed: September 12, 2022
    Publication date: March 16, 2023
    Applicants: STMicroelectronics (Rousset) SAS, STMicroelectronics Design and Application S.R.O.
    Inventors: Jerome LACAN, Remi COLLETTE, Christophe EVA, Milan KOMAREK
  • Patent number: 11495275
    Abstract: A random access memory is connected to a processing unit through a memory interface. Access to the random access is memory is controlled by a process. The memory interface receives a request for access to the memory issued by the processing unit. In response to the request, the memory interface indicates to the processing unit that the memory is not available to receive another access request during a duration of unavailability. This duration can be differentiated depending on whether the received request is a write or read request. The value of the duration of unavailability associated with a write request and the value of the duration of unavailability associated with a read request are individually programmable independently of each other.
    Type: Grant
    Filed: June 2, 2021
    Date of Patent: November 8, 2022
    Assignee: STMicroelectronics (Rousset) SAS
    Inventors: Christophe Eva, Jean-Michel Gril-Maffre
  • Patent number: 11245405
    Abstract: A start-up phase of a phase lock loop (PLL) circuit includes supplying, by a phase comparator, of control pulses during which an output signal frequency of an oscillator increases. The increase includes an application of a pre-charge current at the oscillator input. A determination is made of a time variation of the output signal frequency. At least one adjustment is made of the intensity of the pre-charge current depending on the at least one determined time variation so as to approach a reference time variation.
    Type: Grant
    Filed: June 21, 2021
    Date of Patent: February 8, 2022
    Assignee: STMicroelectronics (Rousset) SAS
    Inventors: Bruno Gailhard, Laurent Truphemus, Christophe Eva
  • Publication number: 20210409030
    Abstract: A start-up phase of a phase lock loop (PLL) circuit includes supplying, by a phase comparator, of control pulses during which an output signal frequency of an oscillator increases. The increase includes an application of a pre-charge current at the oscillator input. A determination is made of a time variation of the output signal frequency. At least one adjustment is made of the intensity of the pre-charge current depending on the at least one determined time variation so as to approach a reference time variation.
    Type: Application
    Filed: June 21, 2021
    Publication date: December 30, 2021
    Applicant: STMicroelectronics (Rousset) SAS
    Inventors: Bruno GAILHARD, Laurent TRUPHEMUS, Christophe EVA
  • Publication number: 20210390990
    Abstract: A random access memory is connected to a processing unit through a memory interface. Access to the random access is memory is controlled by a process. The memory interface receives a request for access to the memory issued by the processing unit. In response to the request, the memory interface indicates to the processing unit that the memory is not available to receive another access request during a duration of unavailability. This duration can be differentiated depending on whether the received request is a write or read request. The value of the duration of unavailability associated with a write request and the value of the duration of unavailability associated with a read request are individually programmable independently of each other.
    Type: Application
    Filed: June 2, 2021
    Publication date: December 16, 2021
    Applicant: STMicroelectronics (Rousset) SAS
    Inventors: Christophe EVA, Jean-Michel GRIL-MAFFRE
  • Patent number: 11189360
    Abstract: A system includes a memory device that includes a first memory region to store first data at first addresses, and a second memory region to store, on command, either second data at second addresses or error correction code check bits associated with the first data at third addresses.
    Type: Grant
    Filed: October 30, 2019
    Date of Patent: November 30, 2021
    Assignee: STMICROELECTRONICS (ROUSSET) SAS
    Inventors: Jean-Michel Gril-Maffre, Christophe Eva
  • Patent number: 11120887
    Abstract: An embodiment method for writing to a volatile memory comprises at least receiving a request to write to the memory, and, in response to each request to write to the memory: preparation of data to be written to the memory, this comprising computing an error correction code; storing in a buffer register the data to be written to the memory; and, if no new request to write to or to read from the memory is received after the storage, writing to the memory of the data to be written stored in the buffer register.
    Type: Grant
    Filed: November 12, 2020
    Date of Patent: September 14, 2021
    Assignee: STMICROELECTRONICS (ROUSSET) SAS
    Inventors: Christophe Eva, Jean-Michel Gril-Maffre
  • Patent number: 11115038
    Abstract: The operation of the phase-locked loop includes a startup phase where a reference signal having a duty cycle of 50% is applied to a phase comparator of the loop. A first divider of an output signal of the voltage-controlled oscillator of the loop is reset at each first type signal edge of the reference signal. The phase comparator receives the reference signal and a feedback signal from the first divider and generates a control pulse at each second type signal edge of the reference signal that causes a control voltage of the oscillator to increase.
    Type: Grant
    Filed: July 8, 2020
    Date of Patent: September 7, 2021
    Assignee: STMicroelectronics (Rousset) SAS
    Inventors: Bruno Gailhard, Laurent Truphemus, Christophe Eva
  • Publication number: 20210158887
    Abstract: An embodiment method for writing to a volatile memory comprises at least receiving a request to write to the memory, and, in response to each request to write to the memory: preparation of data to be written to the memory, this comprising computing an error correction code; storing in a buffer register the data to be written to the memory; and, if no new request to write to or to read from the memory is received after the storage, writing to the memory of the data to be written stored in the buffer register.
    Type: Application
    Filed: November 12, 2020
    Publication date: May 27, 2021
    Inventors: Christophe Eva, Jean-Michel Gril-Maffre
  • Publication number: 20210013893
    Abstract: The operation of the phase-locked loop includes a startup phase where a reference signal having a duty cycle of 50% is applied to a phase comparator of the loop. A first divider of an output signal of the voltage-controlled oscillator of the loop is reset at each first type signal edge of the reference signal. The phase comparator receives the reference signal and a feedback signal from the first divider and generates a control pulse at each second type signal edge of the reference signal that causes a control voltage of the oscillator to increase.
    Type: Application
    Filed: July 8, 2020
    Publication date: January 14, 2021
    Applicant: STMicroelectronics (Rousset) SAS
    Inventors: Bruno GAILHARD, Laurent TRUPHEMUS, Christophe EVA
  • Publication number: 20200174927
    Abstract: A system includes a memory device that includes a first memory region to store first data at first addresses, and a second memory region to store, on command, either second data at second addresses or error correction code check bits associated with the first data at third addresses.
    Type: Application
    Filed: October 30, 2019
    Publication date: June 4, 2020
    Inventors: Jean-Michel Gril-Maffre, Christophe Eva