Patents by Inventor Christopher Glancey

Christopher Glancey has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230260943
    Abstract: Semiconductor die assemblies with flexible interconnects, and associated methods and systems are disclosed. The semiconductor die assembly includes a package substrate and a semiconductor die attached to the package substrate through the flexible interconnects. The flexible interconnects include one or more rigid sections and one or more flexible sections, each of which is disposed next to the rigid sections. The flexible sections may include malleable materials with relatively low melting temperatures (e.g., having relatively low modulus at elevated temperatures) such that the flexible interconnects can have reduced flexural stiffness during the assembly process. The malleable materials of the flexible interconnects, through plastic deformation in response to stress generated during the assembly process, may facilitate portions of the flexible interconnects to shift so as to reduce transfer of the stress to other parts of the semiconductor die assembly—e.g., circuitry of the semiconductor die.
    Type: Application
    Filed: February 17, 2022
    Publication date: August 17, 2023
    Inventors: Christopher Glancey, Shams U. Arifeen, Koustav Sinha, Quang Nguyen
  • Patent number: 11728307
    Abstract: Semiconductor devices having interconnect structures with conductive elements configured to mitigate thermomechanical stresses, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor package includes a semiconductor die and a pillar structure coupled to the semiconductor die. The pillar structure can include a plurality of conductive elements made of a first conductive material having a first elastic modulus. The pillar structure can further include a continuous region of a second conductive material at least partially surrounding the plurality of conductive elements. The second conductive material can have a second elastic modulus less than the first elastic modulus.
    Type: Grant
    Filed: April 21, 2021
    Date of Patent: August 15, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Shams U. Arifeen, Quang Nguyen, Christopher Glancey, Koustav Sinha, Chan H. Yoo
  • Patent number: 11664360
    Abstract: Various embodiments described herein provide for printed circuit boards with one or more spaces for embedding components, which can be used to implement a memory sub-system.
    Type: Grant
    Filed: December 30, 2021
    Date of Patent: May 30, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Quang Nguyen, Christopher Glancey, Shams U Arifeen, Koustav Sinha
  • Publication number: 20230154868
    Abstract: Semiconductor devices having reinforcement structures configured to mitigate thermomechanical stresses, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor package includes a semiconductor die and a substrate coupled to the semiconductor die. The substrate can include a base structure and a reinforcement structure at least partially within a die shadow region of the substrate. The reinforcement structure can be at least partially surrounded by the base structure. The reinforcement structure has a higher stiffness than the base structure.
    Type: Application
    Filed: January 6, 2023
    Publication date: May 18, 2023
    Inventors: Koustav Sinha, Shams U. Arifeen, Christopher Glancey
  • Patent number: 11646286
    Abstract: Solder joints comprising two different solder materials having different melting points, an outer solder material extending over an inner solder material bonded to a conductive pad, the inner solder material having a lower melting point than a melting point of the outer solder material and being in a solid state at substantially ambient temperature. A metal material having a higher melting point than a melting point of either solder material may coat at least a portion of the inner solder material. Microelectronic components, assemblies and electronic systems incorporating the solder joints, as well as processes for forming and repairing the solder joints are also disclosed.
    Type: Grant
    Filed: December 18, 2019
    Date of Patent: May 9, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Shams U. Arifeen, Christopher Glancey, Koustav Sinha, Xiao Li
  • Publication number: 20230061955
    Abstract: A semiconductor package assembly includes a first mounting surface of a package substrate that faces a second mounting surface of a printed circuit board. A first structural element bond pad is mounted to the first mounting surface. A second structural element bond pad is mounted to the second mounting surface, and the first and second structural element bond pads are aligned with each other. A structural element is interconnected with a first solder joint to the first structural element bond pad and interconnected with a second solder joint to the second structural element bond pad. The structural element extends between the first and second structural element bond pads to absorb mechanical shock when a compressive force pushes one of the first and second mounting surfaces toward the other.
    Type: Application
    Filed: February 2, 2022
    Publication date: March 2, 2023
    Inventors: Koustav Sinha, Quang Nguyen, Christopher Glancey, Shams U. Arifeen
  • Patent number: 11552029
    Abstract: Semiconductor devices having reinforcement structures configured to mitigate thermomechanical stresses, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor package includes a semiconductor die and a substrate coupled to the semiconductor die. The substrate can include a base structure and a reinforcement structure at least partially within a die shadow region of the substrate. The reinforcement structure can be at least partially surrounded by the base structure. The reinforcement structure has a higher stiffness than the base structure.
    Type: Grant
    Filed: September 4, 2020
    Date of Patent: January 10, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Koustav Sinha, Shams U. Arifeen, Christopher Glancey
  • Publication number: 20220344295
    Abstract: Semiconductor devices having interconnect structures with conductive elements configured to mitigate thermomechanical stresses, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor package includes a semiconductor die and a pillar structure coupled to the semiconductor die. The pillar structure can include a plurality of conductive elements made of a first conductive material having a first elastic modulus. The pillar structure can further include a continuous region of a second conductive material at least partially surrounding the plurality of conductive elements. The second conductive material can have a second elastic modulus less than the first elastic modulus.
    Type: Application
    Filed: April 21, 2021
    Publication date: October 27, 2022
    Inventors: Shams U. Arifeen, Quang Nguyen, Christopher Glancey, Koustav Sinha, Chan H. Yoo
  • Publication number: 20220189899
    Abstract: A microelectronic component comprises a substrate having at least one bond pad on a surface thereof and a metal pillar structure on the at least one bond pad, the metal pillar structure comprising a metal pillar on the at least one bond pad and a solder material having a portion within a reservoir within the metal pillar and another portion protruding from an end of the metal pillar opposite the at least one bond pad. Methods for forming the metal pillar structures, metal pillar structures, assemblies and systems incorporating the metal pillar structures are also disclosed.
    Type: Application
    Filed: March 4, 2022
    Publication date: June 16, 2022
    Inventors: Shams U. Arifeen, Christopher Glancey, Koustav Sinha
  • Publication number: 20220122958
    Abstract: Various embodiments described herein provide for printed circuit boards with one or more spaces for embedding components, which can be used to implement a memory sub-system.
    Type: Application
    Filed: December 30, 2021
    Publication date: April 21, 2022
    Inventors: Quang Nguyen, Christopher Glancey, Shams U Arifeen, Koustav Sinha
  • Publication number: 20220085002
    Abstract: Various embodiments described herein provide for printed circuit boards with one or more spaces for embedding components, which can be used to implement a memory sub-system.
    Type: Application
    Filed: September 16, 2020
    Publication date: March 17, 2022
    Inventors: Quang Nguyen, Christopher Glancey, Shams U Arifeen, Koustav Sinha
  • Patent number: 11276659
    Abstract: A microelectronic component comprises a substrate having at least one bond pad on a surface thereof and a metal pillar structure on the at least one bond pad, the metal pillar structure comprising a metal pillar on the at least one bond pad and a solder material having a portion within a reservoir within the metal pillar and another portion protruding from an end of the metal pillar opposite the at least one bond pad. Methods for forming the metal pillar structures, metal pillar structures, assemblies and systems incorporating the metal pillar structures are also disclosed.
    Type: Grant
    Filed: February 28, 2020
    Date of Patent: March 15, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Shams U. Arifeen, Christopher Glancey, Koustav Sinha
  • Publication number: 20220077076
    Abstract: Semiconductor devices having reinforcement structures configured to mitigate thermomechanical stresses, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor package includes a semiconductor die and a substrate coupled to the semiconductor die. The substrate can include a base structure and a reinforcement structure at least partially within a die shadow region of the substrate. The reinforcement structure can be at least partially surrounded by the base structure. The reinforcement structure has a higher stiffness than the base structure.
    Type: Application
    Filed: September 4, 2020
    Publication date: March 10, 2022
    Inventors: Koustav Sinha, Shams U. Arifeen, Christopher Glancey
  • Publication number: 20220028826
    Abstract: Stacked semiconductor die assemblies with heat sinks and associated methods and systems are disclosed. In some embodiments, a controller carrying one or more memory dies may be attached to a front side of a substrate. The substrate may include a heat sink formed on its back side such that the heat sink can establish a thermal contact with the controller. Further, the heat sink may be coupled to a thermally conductive pad of a printed circuit board (PCB) that carries the substrate. In this manner, the controller may be provided with a heat path toward the PCB to dissipate thermal energy generated during operation. In some cases, the substrate may include a set of thermal vias extending from the heat sink toward the controller to enhance the thermal contact between the controller and the heat sink.
    Type: Application
    Filed: July 24, 2020
    Publication date: January 27, 2022
    Inventors: Shams U. Arifeen, Christopher Glancey, Koustav Sinha
  • Patent number: 11217576
    Abstract: Various embodiments described herein provide for printed circuit boards with one or more spaces for embedding components, which can be used to implement a memory sub-system.
    Type: Grant
    Filed: September 16, 2020
    Date of Patent: January 4, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Quang Nguyen, Christopher Glancey, Shams U Arifeen, Koustav Sinha
  • Publication number: 20210272921
    Abstract: A microelectronic component comprises a substrate having at least one bond pad on a surface thereof and a metal pillar structure on the at least one bond pad, the metal pillar structure comprising a metal pillar on the at least one bond pad and a solder material having a portion within a reservoir within the metal pillar and another portion protruding from an end of the metal pillar opposite the at least one bond pad. Methods for forming the metal pillar structures, metal pillar structures, assemblies and systems incorporating the metal pillar structures are also disclosed.
    Type: Application
    Filed: February 28, 2020
    Publication date: September 2, 2021
    Applicant: Micron Technology, Inc.
    Inventors: Shams U. Arifeen, Christopher Glancey, Koustav Sinha
  • Publication number: 20210257314
    Abstract: A microelectronic device and/or microelectronic device package having a warpage control structure. The warpage control structure may be positioned over an encapsulating material, wherein the encapsulating material is positioned between the warpage control structure and a die positioned over a substrate. The warpage control structure may have a first thickness over a first portion of the encapsulating material and a second thickness over a second portion of the encapsulating material. Methods of forming the microelectronic device are also disclosed herein.
    Type: Application
    Filed: April 26, 2021
    Publication date: August 19, 2021
    Inventors: Christopher Glancey, Shams U. Arifeen
  • Publication number: 20210193607
    Abstract: Solder joints comprising two different solder materials having different melting points, an outer solder material extending over an inner solder material bonded to a conductive pad, the inner solder material having a lower melting point than a melting point of the outer solder material and being in a solid state at substantially ambient temperature. A metal material having a higher melting point than a melting point of either solder material may coat at least a portion of the inner solder material. Microelectronic components, assemblies and electronic systems incorporating the solder joints, as well as processes for forming and repairing the solder joints are also disclosed.
    Type: Application
    Filed: December 18, 2019
    Publication date: June 24, 2021
    Inventors: Shams U. Arifeen, Christopher Glancey, Koustav Sinha, Xiao Li
  • Patent number: 11031353
    Abstract: A microelectronic device and/or microelectronic device package having a warpage control structure. The warpage control structure may be positioned over an encapsulating material, wherein the encapsulating material is positioned between the warpage control structure and a die positioned over a substrate. The warpage control structure may have a first thickness over a first portion of the encapsulating material and a second thickness over a second portion of the encapsulating material. Methods of forming the microelectronic device are also disclosed herein.
    Type: Grant
    Filed: August 23, 2019
    Date of Patent: June 8, 2021
    Assignee: Micron Technology, Inc.
    Inventors: Christopher Glancey, Shams U. Arifeen
  • Publication number: 20210057353
    Abstract: A microelectronic device and/or microelectronic device package having a warpage control structure. The warpage control structure may be positioned over an encapsulating material, wherein the encapsulating material is positioned between the warpage control structure and a die positioned over a substrate. The warpage control structure may have a first thickness over a first portion of the encapsulating material and a second thickness over a second portion of the encapsulating material. Methods of forming the microelectronic device are also disclosed herein.
    Type: Application
    Filed: August 23, 2019
    Publication date: February 25, 2021
    Inventors: Christopher Glancey, Shams U. Arifeen