Patents by Inventor Christopher J. Rollison

Christopher J. Rollison has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7110165
    Abstract: The present invention discloses a system for improving power management for spatial power combining systems, such as a quasi optical grid array amplifier. One aspect of the invention includes the provision of a patterned conductor on the surface the semiconductor chip that opposes the surface upon which the active devices are disposed. This metal material can be used to both enhance heat removal from the chip and to provide a new and more efficient DC biasing path (with the use of vias) for the active components on the other (front) surface of the chip. Another aspect of the invention is the introduction of a dielectric superstrate that attaches to the front surface of the chip to provide an alternative or complementary heat removal and/or biasing structure to the conventional substrate that is typically attached to the back side of the chip. Various combinations of the above features are disclosed.
    Type: Grant
    Filed: October 29, 2002
    Date of Patent: September 19, 2006
    Assignee: Wavestream Wireless Technologies
    Inventors: Suzanne C. Martin, Christopher J. Rollison, Blythe C. Deckman, James J. Rosenberg
  • Publication number: 20040080810
    Abstract: The present invention discloses a system for improving power management for spatial power combining systems, such as a quasi optical grid array amplifier. One aspect of the invention includes the provision of a patterned conductor on the surface the semiconductor chip that opposes the surface upon which the active devices are disposed. This metal material can be used to both enhance heat removal from the chip and to provide a new and more efficient DC biasing path (with the use of vias) for the active components on the other (front) surface of the chip. Another aspect of the invention is the introduction of a dielectric superstrate that attaches to the front surface of the chip to provide an alternative or complementary heat removal and/or biasing structure to the conventional substrate that is typically attached to the back side of the chip. Various combinations of the above features are disclosed.
    Type: Application
    Filed: October 29, 2002
    Publication date: April 29, 2004
    Inventors: Suzanne C. Martin, Christopher J. Rollison, Blythe C. Deckman, James J. Rosenberg
  • Publication number: 20040080370
    Abstract: The present invention discloses a system for improving power management for a class of spatial power combiners, called active loop probes, or, active loops. One aspect of the invention includes the provision of a patterned conductor on the surface the semiconductor chip that opposes the surface upon which the active devices of the loop are disposed. This metal material can be used to both enhance heat removal from the chip and to provide a new and more efficient DC biasing path (with the use of vias) for the active components on the other (front) surface of the chip. Another aspect of the invention is the introduction of a dielectric superstrate that attaches to the front surface of the chip to provide an alternative or complementary heat removal and/or biasing structure to the conventional substrate that is typically attached to the back side of the chip. Various combinations of the above features are disclosed.
    Type: Application
    Filed: October 29, 2002
    Publication date: April 29, 2004
    Inventors: Suzanne C. Martin, Christopher J. Rollison, Blythe C. Deckman, James J. Rosenberg