Patents by Inventor Christopher Joseph Daffron

Christopher Joseph Daffron has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10749350
    Abstract: A system and method of wireless power transfer using a power converter with a bypass mode includes a power converter. The power converter includes a pulsed switch, a capacitor configured to supply a drive voltage to the pulsed switch, a first circuit configured to charge the capacitor when the power converter operates in a switched mode of operation, and, a second circuit configured to charge the capacitor when the power converter operates in a bypass mode of operation.
    Type: Grant
    Filed: April 2, 2018
    Date of Patent: August 18, 2020
    Assignee: Integrated Device Technology, Inc.
    Inventors: Rosario Pagano, Christopher Joseph Daffron, Angel Maria Gomez Arguello, Siamak Abedinpour
  • Patent number: 10734817
    Abstract: A system and method of wireless power transfer using a power converter with a bypass mode includes a power converter. The power converter includes a pulsed switch, a capacitor configured to supply a drive voltage to the pulsed switch, a first circuit configured to charge the capacitor when the power converter operates in a switched mode of operation, and, a second circuit configured to charge the capacitor when the power converter operates in a bypass mode of operation.
    Type: Grant
    Filed: April 2, 2018
    Date of Patent: August 4, 2020
    Assignee: Integrated Device Technology, Inc.
    Inventors: Rosario Pagano, Christopher Joseph Daffron, Angel Maria Gomez Arguello, Siamak Abedinpour
  • Publication number: 20180294653
    Abstract: A system and method of wireless power transfer using a power converter with a bypass mode includes a power converter. The power converter includes a pulsed switch, a capacitor configured to supply a drive voltage to the pulsed switch, a first circuit configured to charge the capacitor when the power converter operates in a switched mode of operation, and, a second circuit configured to charge the capacitor when the power converter operates in a bypass mode of operation.
    Type: Application
    Filed: April 2, 2018
    Publication date: October 11, 2018
    Inventors: Rosario PAGANO, Christopher Joseph DAFFRON, Angel Maria GOMEZ ARGUELLO, Siamak ABEDINPOUR
  • Publication number: 20180226806
    Abstract: A system and method of wireless power transfer using a power converter with a bypass mode includes a power converter. The power converter includes a pulsed switch, a capacitor configured to supply a drive voltage to the pulsed switch, a first circuit configured to charge the capacitor when the power converter operates in a switched mode of operation, and, a second circuit configured to charge the capacitor when the power converter operates in a bypass mode of operation.
    Type: Application
    Filed: April 2, 2018
    Publication date: August 9, 2018
    Inventors: Rosario PAGANO, Christopher Joseph DAFFRON, Angel Maria GOMEZ ARGUELLO, Siamak ABEDINPOUR
  • Patent number: 9935470
    Abstract: A system and method of wireless power transfer using a power converter with a bypass mode includes a power converter. The power converter includes a pulsed switch, a capacitor configured to supply a drive voltage to the pulsed switch, a first circuit configured to charge the capacitor when the power converter operates in a switched mode of operation, and, a second circuit configured to charge the capacitor when the power converter operates in a bypass mode of operation.
    Type: Grant
    Filed: October 27, 2015
    Date of Patent: April 3, 2018
    Assignee: Integrated Device Technology, Inc.
    Inventors: Rosario Pagano, Christopher Joseph Daffron, Angel Maria Gomez Arguello, Siamak Abedinpour
  • Publication number: 20170117717
    Abstract: A system and method of wireless power transfer using a power converter with a bypass mode includes a power converter. The power converter includes a pulsed switch, a capacitor configured to supply a drive voltage to the pulsed switch, a first circuit configured to charge the capacitor when the power converter operates in a switched mode of operation, and, a second circuit configured to charge the capacitor when the power converter operates in a bypass mode of operation.
    Type: Application
    Filed: October 27, 2015
    Publication date: April 27, 2017
    Inventors: Rosario PAGANO, Christopher Joseph DAFFRON, Angel Maria GOMEZ ARGUELLO, Siamak ABEDINPOUR
  • Patent number: 8024548
    Abstract: A processor, integrated with re-configurable logic and memory elements, is disclosed which is to be used as part of a shared memory, multiprocessor computer system. The invention utilizes the re-configurable elements to construct persistent finite state machines based on information decoded by the invention from sequences of CISC or RISC type processor machine instructions residing in memory. The invention implements the same algorithm represented by the sequence of encoded instructions, but executes the algorithm consuming significantly fewer clock cycles than would be consumed by the processor originally targeted to execute the sequence of encoded instructions.
    Type: Grant
    Filed: February 18, 2003
    Date of Patent: September 20, 2011
    Inventor: Christopher Joseph Daffron
  • Publication number: 20100268922
    Abstract: A processor, integrated with re-configurable logic and memory elements, is disclosed which is to be used as part of a shared memory, multiprocessor computer system. The invention utilizes the re-configurable elements to construct persistent finite state machines based on information decoded by the invention from sequences of CISC or RISC type processor machine instructions residing in memory. The invention implements the same algorithm represented by the sequence of encoded instructions, but executes the algorithm consuming significantly fewer clock cycles than would be consumed by the processor originally targeted to execute the sequence of encoded instructions.
    Type: Application
    Filed: February 18, 2003
    Publication date: October 21, 2010
    Inventor: Christopher Joseph Daffron