Patents by Inventor Christopher N. Brindle

Christopher N. Brindle has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7515882
    Abstract: The invention is directed to a multi-band switch having a transmitter switching section with a plurality of transmission ports, and a receiver switching section with a plurality of receiver ports, each having associated switching topologies to switch one of the ports to an antenna port. The switching topologies may use a plurality of series-connected FETs, such as insulated gate n-channel FETs, where the transmitter port switching elements may have larger switching transistors than the receiver port switching elements. The main signal path transistors of the transmitter and receiver switching elements be interdigitated FETs, in which source region fingers and drain region fingers alternate within the transistor area. These interdigitated source and drain regions may be spaced apart from each other by a sinuous channel region, over which is a gate metallization.
    Type: Grant
    Filed: December 16, 2003
    Date of Patent: April 7, 2009
    Inventors: Mark F. Kelcourse, Christopher N. Brindle
  • Patent number: 7250804
    Abstract: A switch includes at least two signal ports in series with a series FET connected therebetween, and a shunt path having an FET, whereby an input bias is applied to a gate on the series FET and to a drain on the shunt FET. In one embodiment, the switch includes a control signal input, an FET connected in series across the first port and the second port, the series FET having a gate coupled to the control signal input, and a shunt path provided by an FET, the shunt FET having a drain coupled to the control signal input and to the gate of the series FET, whereby a single control signal is applied to both the series FET and the shunt FET, via the control signal input, in order to turn the series FET on and simultaneously turn the shunt FET off and, conversely, in order to turn the series FET off and simultaneously turn the shunt FET on.
    Type: Grant
    Filed: August 26, 2003
    Date of Patent: July 31, 2007
    Assignee: M/A -COM, Inc.
    Inventor: Christopher N. Brindle
  • Patent number: 7129767
    Abstract: A low control voltage switch utilizing a plurality of field effect transistors (FETs) having a total of six gates to allow the switch to operate at a low control voltage without the need to increase device periphery or die size. Feed-forward capacitors connected between the gate and source of an uppermost FET and the gate and drain of a lowermost FET are used to reduce signal distortion and improve the linearity and harmonic noise rejection characteristics of the FETs within the switch and thus lower the harmonics of the switch.
    Type: Grant
    Filed: March 2, 2004
    Date of Patent: October 31, 2006
    Assignee: M/A-Com, Inc.
    Inventors: Christopher N. Brindle, Mark F. Kelcourse
  • Patent number: 6803680
    Abstract: A sharp control voltage switch utilizing a plurality of field effect transistors (FETs) and a bypass resistance topology to sharpen the control voltage. Utilizing a total of six FETs allows the switch to operate at a low control voltage without the need to increase device periphery or die size. Feed-forward capacitors connected between the gate and source of an uppermost FET and the gate and drain of a lowermost FET are used to reduce signal distortion and improve the linearity and harmonic noise rejection characteristics of the FETs within the switch and thus lower the harmonics of the switch.
    Type: Grant
    Filed: March 18, 2003
    Date of Patent: October 12, 2004
    Assignee: MIA-Com, Inc.
    Inventors: Christopher N. Brindle, Mark F. Kelcourse
  • Publication number: 20040188736
    Abstract: A low control voltage switch utilizing a plurality of field effect transistors (FETS) having a total of six gates to allow the switch to operate at a low control voltage without the need to increase device periphery or die size. Feed-forward capacitors connected between the gate and source of an uppermost FET and the gate and drain of a lowermost FET are used to reduce signal distortion and improve the linearity and harmonic noise rejection characteristics of the FETs within the switch and thus lower the harmonics of the switch.
    Type: Application
    Filed: March 2, 2004
    Publication date: September 30, 2004
    Inventors: Christopher N. Brindle, Mark F. Kelcourse
  • Publication number: 20040141470
    Abstract: The invention is directed to a multi-band switch having a transmitter switching section with a plurality of transmission ports, and a receiver switching section with a plurality of receiver ports, each having associated switching topologies to switch one of the ports to an antenna port. The switching topologies may use a plurality of series-connected FETs, such as insulated gate n-channel FETs, where the transmitter port switching elements may have larger switching transistors than the receiver port switching elements. The main signal path transistors of the transmitter and receiver switching elements be interdigitated FETs, in which source region fingers and drain region fingers alternate within the transistor area. These interdigitated source and drain regions may be spaced apart from each other by a sinuous channel region, over which is a gate metallization.
    Type: Application
    Filed: December 16, 2003
    Publication date: July 22, 2004
    Applicant: M/A COM, Inc.
    Inventors: Mark F. Kelcourse, Christopher N. Brindle
  • Publication number: 20040113746
    Abstract: A switch includes at least two signal ports in series with a series FET connected therebetween, and a shunt path having an FET, whereby an input bias is applied to a gate on the series FET and to a drain on the shunt FET. In one embodiment, the switch includes a control signal input, an FET connected in series across the first port and the second port, the series FET having a gate coupled to the control signal input, and a shunt path provided by an FET, the shunt FET having a drain coupled to the control signal input and to the gate of the series FET, whereby a single control signal is applied to both the series FET and the shunt FET, via the control signal input, in order to turn the series FET on and simultaneously turn the shunt FET off and, conversely, in order to turn the series FET off and simultaneously turn the shunt FET on.
    Type: Application
    Filed: August 26, 2003
    Publication date: June 17, 2004
    Applicant: M/A-COM, Inc.
    Inventor: Christopher N. Brindle
  • Patent number: 6730953
    Abstract: A low control voltage switch utilizing a plurality of field effect transistors (FETs) having a total of six gates to allow the switch to operate at a low control voltage without the need to increase device periphery or die size. Feed-forward capacitors connected between the gate and source of an uppermost FET and the gate and drain of a lowermost FET are used to reduce signal distortion and improve the linearity and harmonic noise rejection characteristics of the FETs within the switch and thus lower the harmonics of the switch.
    Type: Grant
    Filed: March 18, 2003
    Date of Patent: May 4, 2004
    Assignee: Mia-Com, Inc.
    Inventors: Christopher N. Brindle, Mark F. Kelcourse
  • Publication number: 20040051395
    Abstract: A sharp control voltage switch utilizing a plurality of field effect transistors (FETs) having and a bypass resistance topology to sharpen the control voltage. Utilizing a total of six gates allows the switch to operate at a low control voltage without the need to increase device periphery or die size. Feed-forward capacitors connected between the gate and source of an uppermost FET and the gate and drain of a lowermost FET are used to reduce signal distortion and improve the linearity and harmonic noise rejection characteristics of the FETs within the switch and thus lower the harmonics of the switch.
    Type: Application
    Filed: March 18, 2003
    Publication date: March 18, 2004
    Applicant: M/A Com, Inc.
    Inventors: Christopher N. Brindle, Mark F. Kelcourse
  • Publication number: 20040051114
    Abstract: A low control voltage switch utilizing a plurality of field effect transistors (FETs) having a total of six gates to allow the switch to operate at a low control voltage without the need to increase device periphery or die size. Feed-forward capacitors connected between the gate and source of an uppermost FET and the gate and drain of a lowermost FET are used to reduce signal distortion and improve the linearity and harmonic noise rejection characteristics of the FETs within the switch and thus lower the harmonics of the switch.
    Type: Application
    Filed: March 18, 2003
    Publication date: March 18, 2004
    Applicant: M/A Com, Inc.
    Inventors: Christopher N. Brindle, Mark F. Kelcourse
  • Patent number: 6426525
    Abstract: A FET structure includes a FET including a gate having a plurality of gate fingers, a plurality of source fingers, and a plurality of drain fingers; and a feedforward capacitor electrically coupled with the FET for evenly or symmetrically distributing capacitance of the feedforward capacitor to the gate fingers and reducing the effect of distributed resistance along the gate.
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: July 30, 2002
    Assignee: Tyco Electronics Corporation
    Inventor: Christopher N. Brindle