Patents by Inventor Christopher Pelto

Christopher Pelto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230207525
    Abstract: A packaged device comprises first die stack and a third die. The first die stack includes a first die comprising first conductive contacts each at a first side of the first die, and a second die comprising second conductive contacts each at a second side of the second die. First solder bonds which each extend to a respective one of the first conductive contacts. The third die comprises third conductive contacts each at a third side of the third die. The third die is coupled to the first die stack via second solder bonds which each extend to a respective one of the second conductive contacts, and to a respective one of the third conductive contacts. Each die of the first die stack is coupled to each of a respective one or more other dies of the first die stack via respective hybrid bonds.
    Type: Application
    Filed: December 24, 2021
    Publication date: June 29, 2023
    Applicant: Intel Corporation
    Inventors: Debendra Mallik, Sriram Srinivasan, Christopher Pelto, Gwang-Soo Kim, Nitin Deshpande, Omkar Karhade
  • Publication number: 20230207486
    Abstract: An integrated circuit (IC) die comprises a first metallization layer comprising first interconnect structures which each extend through the first metallization layer, a second metallization layer comprising second interconnect structures which each extend through the second metallization layer, an interlayer dielectric (ILD) stack between the first metallization layer and the second metallization layer. The ILD stack comprises a stress modulation layer on the first metallization layer and a capping layer on the stress modulation layer. A first intrinsic stress in a first material of the stress modulation layer is to mitigate a second intrinsic stress in the first metallization layer.
    Type: Application
    Filed: December 24, 2021
    Publication date: June 29, 2023
    Applicant: Intel Corporation
    Inventors: Gwang-Soo Kim, Dimitrios Antartis, Han Ju Lee, Christopher Pelto
  • Publication number: 20230205094
    Abstract: Compute complexes, base dies, and methods related to leveraging reticle stitching for improved device interconnects are discussed. A base die includes first and second regions having device layers, lower level metallization layers, and through vias fabricated using the same reticles. In the first region, a first subset of the through vias are contacted by higher metallization layers and, in the second region, a second distinct subset of the through vias are contacted by higher metallization layers such that the first and second metallization layers provide unique routing through vias having shared layouts and relative locations in the first and second regions.
    Type: Application
    Filed: December 23, 2021
    Publication date: June 29, 2023
    Applicant: Intel Corporation
    Inventors: Scott Siers, Satish Damaraju, Christopher Pelto
  • Publication number: 20230197637
    Abstract: Stacked die assemblies having a moisture sealant layer according to embodiments are described herein. A microelectronic package structure having a first die with a second and an adjacent third die on the first die. Each of the second and third die comprise hybrid bonding interfaces with the first die. A first layer is on a region of the first die adjacent sidewalls of the second and the third dies, and adjacent an edge portion of the first die. The first layer comprises a diffusion barrier material A second layer is over the first layer, the second layer, wherein a top surface of the second layer is substantially coplanar with the top surfaces of the second and third dies. The first layer provides a hermetic moisture sealant layer for stacked die package structures.
    Type: Application
    Filed: December 17, 2021
    Publication date: June 22, 2023
    Applicant: Intel Corporation
    Inventors: Debendra Mallik, Mohammad Enamul Kabir, Nitin Deshpande, Omkar Karhade, Arnab Sarkar, Sairam Agraharam, Christopher Pelto, Gwang-Soo Kim, Ravindranath Mahajan
  • Publication number: 20070120383
    Abstract: The embodiments provide bumper systems, as well as methods of making bumper systems. The bumper systems include an inner panel and an outer panel, each with a first end and a second end. The outer panel can then comprise a substantially uniform cross-section between the first end and the second end, and the inner panel can also comprise a substantially uniform cross-section between the first end and the second end.
    Type: Application
    Filed: October 26, 2006
    Publication date: May 31, 2007
    Applicant: Meridian Automotive Systems, Inc.
    Inventors: Kenneth Schmidt, Christopher Pelto, Bradley Hamlin, Rajesh Tagore