Patents by Inventor Christopher R Shepherd

Christopher R Shepherd has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7411469
    Abstract: A circuit arrangement having a plurality of variable capacitance elements such as varactors is described, the varactors having associated electronic control means which controls the capacitance of the variable capacitance elements over a control range. The control range is such that for any particular variable capacitance element a complete variation from a lowest to a highest capacitance is obtained from only a portion of the control range.
    Type: Grant
    Filed: October 10, 2006
    Date of Patent: August 12, 2008
    Assignee: Intel Corporation
    Inventors: Colin Leslie Perry, Stephen John Parry, Alessandro F. Deidda, Christopher R. Shepherd
  • Patent number: 7358825
    Abstract: A variable capacitance network is disclosed, comprising a plurality of capacitance arms connected in parallel with each other between first and second terminals of the network. Each capacitance arm has a varactor and a series capacitor in series with the varactor A control input applies a common control signal to the junctions between the varactors and their associated series capacitors, to allow for simultaneous control of each varactor.
    Type: Grant
    Filed: October 10, 2006
    Date of Patent: April 15, 2008
    Assignee: Intel Corporation
    Inventors: Colin Leslie Perry, Stephen John Parry, Alessandro F. Deidda, Christopher R. Shepherd
  • Patent number: 7358824
    Abstract: A variable capacitance network is disclosed, comprising a plurality of capacitance arms connected in parallel with each other between first and second terminals of the network. Each capacitance arm has a varactor and a series capacitor in series with the varactor A control input applies a common control signal to the junctions between the varactors and their associated series capacitors, to allow for simultaneous control of each varactor.
    Type: Grant
    Filed: October 10, 2006
    Date of Patent: April 15, 2008
    Assignee: Intel Corporation
    Inventors: Colin Leslie Perry, Stephen John Parry, Alessandro F. Deidda, Christopher R. Shepherd
  • Patent number: 7209016
    Abstract: A circuit arrangement having a plurality of variable capacitance elements such as varactors is described, the varactors having associated electronic control means which controls the capacitance of the variable capacitance elements over a control range. The control range is such that for any particular variable capacitance element a complete variation from a lowest to a highest capacitance is obtained from only a portion of the control range.
    Type: Grant
    Filed: November 16, 2004
    Date of Patent: April 24, 2007
    Assignee: Intel Corporation
    Inventors: Colin Leslie Perry, Stephen John Parry, Alessandro F. Deidda, Christopher R. Shepherd
  • Patent number: 7187247
    Abstract: A variable capacitance network is disclosed, comprising a plurality of capacitance arms connected in parallel with each other between first and second terminals of the network. Each capacitance arm has a varactor and a series capacitor in series with the varactor A control input applies a common control signal to the junctions between the varactors and their associated series capacitors, to allow for simultaneous control of each varactor.
    Type: Grant
    Filed: November 16, 2004
    Date of Patent: March 6, 2007
    Assignee: Intel Corporation
    Inventors: Colin Leslie Perry, Stephen John Parry, Alessandro F. Deidda, Christopher R. Shepherd
  • Patent number: 6359942
    Abstract: A 4-level direct conversion receiver demodulator 1 comprises an edge detector 2, a finite impulse response filter 3, an N-bit path 4, a data slicer 5 and automatic frequency control device 6. The edge detector 2 receives Limited I (LIMI) and Limited Q (LIMQ) signals on respective ones of first and second input leads 7 and 8 from a direct conversion receiver arrangement R. The edge detector 2 contains logic to provide an EDGE signal, comprising a short pulse when any edge is detected in either of the LIMI and LIMQ signals, on a line 9 and an I Lead Q (ILQ) signal, indicative of which of the LIMI and LIMQ signals has the leading phase, on a line 10 to the filter 3. The edge detector 2 thus determines both the frequency and the relative phase of the signals provided by the limited output direct conversion receiver R without the use of analogue to digital conversion circuitry. The N-bit path output 4 from the filter 3 is provided to both the data slicer 5 and to the AFC device 6.
    Type: Grant
    Filed: July 6, 1998
    Date of Patent: March 19, 2002
    Assignee: Mitel Semiconductor Limited
    Inventors: Bernard C Duggan, Christopher R Shepherd, Michael J Pearce