Patents by Inventor Chu-Ming Ma

Chu-Ming Ma has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10950712
    Abstract: A semiconductor device comprises a substrate, a gate structure disposed on the substrate and a gate dielectric layer disposed between the substrate and the gate structure. The gate structure has a first sidewall and a second sidewall opposite to the first sidewall. A first insulating layer disposed on the gate dielectric layer and on the first sidewall of the gate structure. The first insulating layer has a first bird's beak portion covering a rounded bottom corner of the gate structure. A pair of spacers are disposed on the first insulating layer and on the second sidewall, respectively.
    Type: Grant
    Filed: May 30, 2019
    Date of Patent: March 16, 2021
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Chu-Ming Ma, Hung-Chi Huang, Hsien-Ta Chung
  • Publication number: 20200350419
    Abstract: A semiconductor device comprises a substrate, a gate structure disposed on the substrate and a gate dielectric layer disposed between the substrate and the gate structure. The gate structure has a first sidewall and a second sidewall opposite to the first sidewall. A first insulating layer disposed on the gate dielectric layer and on the first sidewall of the gate structure. The first insulating layer has a first bird's beak portion covering a rounded bottom corner of the gate structure. A pair of spacers are disposed on the first insulating layer and on the second sidewall, respectively.
    Type: Application
    Filed: May 30, 2019
    Publication date: November 5, 2020
    Inventors: Chu-Ming Ma, Hung-Chi Huang, Hsien-Ta Chung
  • Patent number: 10290728
    Abstract: A semiconductor device and a manufacturing method thereof are provided. The semiconductor device includes a substrate, a first doped region, a second doped region, a first dielectric layer, a third doped region, a fourth doped region, a second dielectric layer and a conductive layer. The substrate has a first trench in a first area and a second trench in a second area. The first and second doped regions are disposed in the substrate respectively at two side of the first trench. The first dielectric layer is disposed on the sidewall of the first trench. The third doped region is disposed around the second trench. The fourth doped region is disposed in the third doped region at one side of the second trench. The second dielectric layer is disposed on the sidewall and bottom of the second trench. The conductive layer is disposed in the first and second trenches.
    Type: Grant
    Filed: April 14, 2017
    Date of Patent: May 14, 2019
    Assignee: United Microelectronics Corp.
    Inventors: Chu-Ming Ma, Chun-Yi Lin, Hung-Chi Huang, Hsien-Ta Chung
  • Publication number: 20180261692
    Abstract: A semiconductor device and a manufacturing method thereof are provided. The semiconductor device includes a substrate, a first doped region, a second doped region, a first dielectric layer, a third doped region, a fourth doped region, a second dielectric layer and a conductive layer. The substrate has a first trench in a first area and a second trench in a second area. The first and second doped regions are disposed in the substrate respectively at two side of the first trench. The first dielectric layer is disposed on the sidewall of the first trench. The third doped region is disposed around the second trench. The fourth doped region is disposed in the third doped region at one side of the second trench. The second dielectric layer is disposed on the sidewall and bottom of the second trench. The conductive layer is disposed in the first and second trenches.
    Type: Application
    Filed: April 14, 2017
    Publication date: September 13, 2018
    Applicant: United Microelectronics Corp.
    Inventors: Chu-Ming Ma, Chun-Yi Lin, Hung-Chi Huang, Hsien-Ta Chung
  • Patent number: 9391177
    Abstract: The present invention provides a method for improving gate coupling ratio of a flash memory device and a protruding floating gate is formed. First, a substrate having a plurality of isolation structures is formed. Then, a first conductive layer is formed overlaying the substrate. A chemical-mechanical polishing process is performed to planarize the first conductive layer. After that, a portion of the isolation structures is removed, and a second conductive layer is formed overlaying the first conductive layer and the isolation structures. Finally, a lithography process with a photomask can be used to define a mask that covers the first conductive layer and the second conductive layer, and then an insulating layer is deposited overlaying the substrate, so that a third conductive layer is formed overlaying the insulating layer.
    Type: Grant
    Filed: August 13, 2015
    Date of Patent: July 12, 2016
    Assignee: UNITED MICROELECTRONICS CORPORATION
    Inventors: Chu-Ming Ma, Chun-Yi Lin, Hung-Chi Huang, Hsien-Ta Chung
  • Patent number: 8450180
    Abstract: Methods of forming a semiconductor trench and forming dual trenches and a structure for isolating devices are provided. The structure for isolating devices is disposed in a substrate having a periphery area and an array area. The structure for isolating devices includes a first isolation structure and a second isolation structure. The first isolation structure has a profile with at least three steps and is disposed in the substrate in the periphery area. The second isolation structure has a profile with at least two steps and is disposed in the substrate in the array area.
    Type: Grant
    Filed: December 30, 2010
    Date of Patent: May 28, 2013
    Assignee: MACRONIX International Co. Ltd.
    Inventors: Chu-Ming Ma, Tin-Wei Wu, Chih-Hsiang Yang
  • Patent number: 8338250
    Abstract: A memory device is described, including a substrate, data storage structures over the substrate, control gates over the data storage structures, and a dielectric layer between the data storage structures and the control gates, wherein each data storage structure includes a lower part and an upper part narrower than the lower part. A process for fabricating the memory device is also described, wherein formation of the data storage structures includes recessing portions of a data storage layer to form respective upper parts of the data storage structures and then dividing the recessed portions of the data storage layer to form respective lower parts of the data storage structures.
    Type: Grant
    Filed: January 15, 2009
    Date of Patent: December 25, 2012
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Chu-Ming Ma, Tian-Shuan Luo
  • Publication number: 20120168897
    Abstract: Methods of forming a semiconductor trench and forming dual trenches and a structure for isolating devices are provided. The structure for isolating devices is disposed in a substrate having a periphery area and an array area. The structure for isolating devices includes a first isolation structure and a second isolation structure. The first isolation structure has a profile with at least three steps and is disposed in the substrate in the periphery area. The second isolation structure has a profile with at least two steps and is disposed in the substrate in the array area.
    Type: Application
    Filed: December 30, 2010
    Publication date: July 5, 2012
    Applicant: MACRONIX International Co., Ltd.
    Inventors: Chu-Ming Ma, Tin-Wei Wu, Chih-Hsiang Yang
  • Publication number: 20100176434
    Abstract: A memory device is described, including a substrate, data storage structures over the substrate, control gates over the data storage structures, and a dielectric layer between the data storage structures and the control gates, wherein each data storage structure includes a lower part and an upper part narrower than the lower part. A process for fabricating the memory device is also described, wherein formation of the data storage structures includes recessing portions of a data storage layer to form respective upper parts of the data storage structures and then dividing the recessed portions of the data storage layer to form respective lower parts of the data storage structures.
    Type: Application
    Filed: January 15, 2009
    Publication date: July 15, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Chu-Ming Ma, Tian-Shuan Luo