Patents by Inventor Chuan-Li Chang

Chuan-Li Chang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250063758
    Abstract: A titanium precursor is used to selectively form a titanium silicide (TiSix) layer in a semiconductor device. A plasma-based deposition operation is performed in which the titanium precursor is provided into an opening, and a reactant gas and a plasma are used to cause silicon to diffuse to a top surface of a transistor structure. The diffusion of silicon results in the formation of a silicon-rich surface of the transistor structure, which increases the selectivity of the titanium silicide formation relative to other materials of the semiconductor device. The titanium precursor reacts with the silicon-rich surface to form the titanium silicide layer. The selective titanium silicide layer formation results in the formation of a titanium silicon nitride (TiSixNy) on the sidewalls in the opening, which enables a conductive structure such as a metal source/drain contact to be formed in the opening without the addition of another barrier layer.
    Type: Application
    Filed: November 5, 2024
    Publication date: February 20, 2025
    Inventors: Cheng-Wei CHANG, Chia-Hung CHU, Hsu-Kai CHANG, Sung-Li WANG, Kuan-Kan HU, Shuen-Shin LIANG, Kao-Feng LIN, Hung Pin LU, Yi-Ying LIU, Chuan-Hui SHEN
  • Publication number: 20100257756
    Abstract: A thin-type spike intensifying structure is formed by bending a predetermined plate with a punch finishing work. The thin-type spike includes an assembly part and a spike sheet, wherein the assembly part provides for fixing and assembling the spike at a bottom of a sports shoe, and the spike sheet is disposed at a side of the assembly part and manifests an arc-shape design through bending and protrusion. By the arc-shape structure design, a rigid structure of the spike is intensified, and the spike can be manufactured with a thin metal, such that the spike can be firm and tolerable, and a product can be lighter, in order to improve its practicability and advancement.
    Type: Application
    Filed: January 15, 2008
    Publication date: October 14, 2010
    Inventor: Chuan-Li Chang
  • Patent number: 7370441
    Abstract: A hobnail structure is composed of a connection rod and a cap installed on the connection rod, wherein the connection rod is a bolt, one end of which is provided with a ring of larger diameter with slant grooves having a same direction of deflection as that of threads of the aforementioned bolt located at rims of the ring. The cap is a cover, the bottom surface of which is provided with a slot hole, the diameter of which is smaller than that of the ring of the connection rod, and the slot hole is latched to the ring of the connection rod, so as to form a hobnail structure. Accordingly, the connection rod will not escape from the cap, resulting from an excessive exertion of a rotation force upon tightening, when the hobnail is screwed to a hole seat on a sole.
    Type: Grant
    Filed: January 5, 2006
    Date of Patent: May 13, 2008
    Inventor: Chuan-Li Chang
  • Publication number: 20070172331
    Abstract: A hobnail structure is composed of a connection rod and a cap installed on the connection rod, wherein the connection rod is a bolt, one end of which is provided with a ring of larger diameter with slant grooves having a same direction of deflection as that of threads of the aforementioned bolt located at rims of the ring. The cap is a cover, the bottom surface of which is provided with a slot hole, the diameter of which is smaller than that of the ring of the connection rod, and the slot hole is latched to the ring of the connection rod, so as to form a hobnail structure. Accordingly, the connection rod will not escape from the cap, resulting from an excessive exertion of a rotation force upon tightening, when the hobnail is screwed to a hole seat on a sole.
    Type: Application
    Filed: January 5, 2006
    Publication date: July 26, 2007
    Inventor: Chuan-Li Chang
  • Patent number: 6468863
    Abstract: Within both a method for fabricating a split gate field effect transistor and the split gate field effect transistor fabricated employing the method, there is employed a patterned silicon nitride barrier dielectric layer formed covering a first portion of a floating gate and a first portion of a semiconductor substrate adjacent the first portion of the floating gate. Within the first portion of the semiconductor substrate there is eventually formed a source/drain region, and more particularly a source region, when fabricating the split gate field effect transistor. The patterned silicon nitride barrier dielectric layer inhibits when fabricating the split gate field effect transistor ion implant damage of the floating gate and oxidative loss of a floating gate electrode edge.
    Type: Grant
    Filed: January 16, 2001
    Date of Patent: October 22, 2002
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd
    Inventors: Chia-Ta Hsieh, Di-Son Kuo, Jake Yeh, Chuan-Li Chang, Wen-Ting Chu, Sheng-Wei Tsaur
  • Publication number: 20020142535
    Abstract: A modified nitride spacer and making of the same are disclosed. The modified nitride spacer is formed adjacent a high-temperature oxide (HTO) layer which in turn is formed adjacent the sidewalls of a gate electrode. It is shown that the placement of an intervening oxide layer between the sidewalls of the gate electrode and the nitride spacer, in that order only, provides a significant improvement in charge retention in floating gate memory cells. Also, forming of the spacer from pure, undoped oxide only yields the same favorable results.
    Type: Application
    Filed: May 28, 2002
    Publication date: October 3, 2002
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY
    Inventors: Ming-Chou Ho, Wen-Ting Chu, Chang Song Lin, Chuan-Li Chang, Hsin-Ming Chen, Di-Son Kuo
  • Publication number: 20020093044
    Abstract: Within both a method for fabricating a split gate field effect transistor and the split gate field effect transistor fabricated employing the method, there is employed a patterned silicon nitride barrier dielectric layer formed covering a first portion of a floating gate and a first portion of a semiconductor substrate adjacent the first portion of the floating gate. Within the first portion of the semiconductor substrate there is eventually formed a source/drain region, and more particularly a source region, when fabricating the split gate field effect transistor. The patterned silicon nitride barrier dielectric layer inhibits when fabricating the split gate field effect transistor ion implant damage of the floating gate and oxidative loss of a floating gate electrode edge.
    Type: Application
    Filed: January 16, 2001
    Publication date: July 18, 2002
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chia-Ta Hsieh, Di-Son Kuo, Jake Yeh, Chuan-Li Chang, Wen-Ting Chu, Sheng-Wei Tsaur
  • Patent number: 6417046
    Abstract: A modified nitride spacer and making of the same are disclosed. The modified nitride spacer is formed adjacent a high-temperature oxide (HTO) layer which in turn is formed adjacent the sidewalls of a gate electrode. It is shown that the placement of an intervening oxide layer between the sidewalls of the gate electrode and the nitride spacer, in that order only, provides a significant improvement in charge retention in floating gate memory cells. Also, forming of the spacer from pure, undoped oxide only yields the same favorable results.
    Type: Grant
    Filed: May 5, 2000
    Date of Patent: July 9, 2002
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Ming-Chou Ho, Wen-Ting Chu, Chang Song Lin, Chuan-Li Chang, Hsin-Ming Chen, Di-Son Kuo
  • Patent number: 6403494
    Abstract: A method is disclosed for forming a split-gate flash memory cell where the floating gate of the cell is self-aligned to a shallow trench isolation (STI), which in turn makes it self-aligned to source and to word line. This will advantageously affect a shrinkage in the size of the memory cell. In a first embodiment, the close self-alignment is made possible through a new use of an anti-reflective coating (ARC) in the various process steps of the making of the cell. In the second embodiment, a low-viscosity material is used in such a manner so as to enable self-alignment of the floating gate to the STI in a simple way.
    Type: Grant
    Filed: August 14, 2000
    Date of Patent: June 11, 2002
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Wen-Ting Chu, Di-Son Kuo, Jack Yeh, Chia-Ta Hsieh, Chuan-Li Chang
  • Patent number: 6387757
    Abstract: Within a method for fabricating a split gate field effect transistor (FET) within a semiconductor integrated circuit microelectronic fabrication, there is employed a sacrificial self aligned spacer layer which defines a control gate electrode channel within the split gate field effect transistor (FET). The sacrificial self aligned spacer layer is employed as part of an ion implantation mask employed for forming a source/drain region adjoining the control gate electrode channel within the split gate field effect transistor (FET). The sacrificial self aligned spacer layer is stripped from over the control gate electrode channel prior to forming over the control gate electrode channel a control gate electrode within the split gate field effect transistor.
    Type: Grant
    Filed: January 17, 2001
    Date of Patent: May 14, 2002
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd
    Inventors: Wen-Ting Chu, Di-Son Kuo, Jake Yeh, Chia-Da Hsieh, Chuan-Li Chang, Sheng-Wei Tsaur
  • Patent number: 6117732
    Abstract: A method for fabricating a single polysilicon, non-volatile memory device, has been developed. The method features the use of a metal structure, comprised to contact an underlying control gate region, located in the semiconductor structure, in addition to providing the upper electrode, for a capacitor structure. The capacitor structure, in addition to the metal structure used as the upper electrode, is also comprised of an underlying capacitor dielectric layer, and an underlying polysilicon floating gate structure, used as the lower electrode of the capacitor structure. The creation of the capacitor structure results in performance increases realized via the additional control gate coupling capacitance, obtained via the novel configuration described in this invention.
    Type: Grant
    Filed: November 17, 1998
    Date of Patent: September 12, 2000
    Assignee: Taiwan Semiconductor Manufacturing Co.
    Inventors: Wen-Ting Chu, Chuan-Li Chang, Ming-Chou Ho, Chang-Song Lin, Di-Son Kuo
  • Patent number: 6110782
    Abstract: A method for integrating salicide and high voltage device processes in the fabrication of high and low voltage devices on a single wafer is described. Isolation areas are formed on a semiconductor substrate surrounding and electrically isolating a low voltage device area from a high voltage device area. A gate oxide layer is grown in the device areas. A polysilicon layer is deposited overlying the gate oxide layer and isolation areas. A first photomask is formed over a portion of the high voltage device area wherein the first photomask also completely covers the low voltage device area. The polysilicon layer is etched away where it is not covered by the photomask to form a high voltage device. Ions are implanted to form lightly doped source and drain regions within the semiconductor substrate adjacent to the high voltage device wherein the first photomask protects the polysilicon layer in the low voltage device area from the ions. The first photomask is removed.
    Type: Grant
    Filed: November 19, 1998
    Date of Patent: August 29, 2000
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Wen-Ting Chu, Chuan-Li Chang, Ming-Chon Ho, Chang-Song Lin, Di-Son Kwo