Patents by Inventor CHULSOON CHANG

CHULSOON CHANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11817405
    Abstract: Disclosed are semiconductor devices and their fabricating methods. The semiconductor device comprises a dielectric layer, a trench formed in the dielectric layer, a metal pattern that conformally covers a top surface of the dielectric layer, an inner side surface of the trench, and a bottom surface of the trench, a first protection layer that conformally covers the metal pattern, and a second protection layer that covers the first protection layer. A cavity is formed in the trench. The cavity is surrounded by the first protection layer. The first protection layer has an opening that penetrates the first protection layer and extends from a top surface of the first protection layer. The opening is connected to the cavity. A portion of the second protection layer extends into the opening and closes the cavity.
    Type: Grant
    Filed: October 7, 2021
    Date of Patent: November 14, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sumin Ahn, Byungjun Kang, Jiyoung Kim, Hae Seok Park, Chulsoon Chang
  • Publication number: 20230215818
    Abstract: An integrated circuit device includes a semiconductor substrate having a first device region, a second device region, and a scribe line region therein. The scribe line region, which extends between the first and second device regions, includes a first edge region adjacent the first device region, a second edge region adjacent the second device region and a cutting region extending between the first and second device regions. A lower interlayer insulating layer is provided on the first and second device regions and on the scribe line region. A first multi-level guard ring is provided, which at least partially surrounds the first device region, when viewed from a plan perspective. An insulating structure is provided, which has a recess therein. The recess extends adjacent the first multi-level guard rings and exposes an upper surface of the lower interlayer insulating layer.
    Type: Application
    Filed: December 19, 2022
    Publication date: July 6, 2023
    Inventors: Chulsoon Chang, Seilyn Kwak, Haeseok Park
  • Publication number: 20220262743
    Abstract: A semiconductor device may include a semiconductor substrate, a crack-blocking layer and a crack-blocking portion. The semiconductor substrate may include a plurality of chip regions and a scribe lane region configured to surround each of the plurality of the chip regions. A trench may be defined by one or more inner surfaces of the semiconductor device to be formed in the scribe lane region. The crack-blocking layer may be on an inner surface of the trench. The crack-blocking layer may be configured to block a spreading of a crack, which is generated in the scribe lane region during a cutting of the semiconductor substrate along the scribe lane region, from spreading into any of the chip regions. The crack-blocking portion may at least partially fill the trench and may be configured to block the spreading of the crack from the scribe lane region into any of the chip regions.
    Type: Application
    Filed: August 2, 2021
    Publication date: August 18, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Chulsoon CHANG, Sangki KIM, Ilgeun JUNG, Junghoon HAN
  • Publication number: 20220246556
    Abstract: Disclosed are semiconductor devices and their fabricating methods. The semiconductor device comprises a dielectric layer, a trench formed in the dielectric layer, a metal pattern that conformally covers a top surface of the dielectric layer, an inner side surface of the trench, and a bottom surface of the trench, a first protection layer that conformally covers the metal pattern, and a second protection layer that covers the first protection layer. A cavity is formed in the trench. The cavity is surrounded by the first protection layer. The first protection layer has an opening that penetrates the first protection layer and extends from a top surface of the first protection layer. The opening is connected to the cavity. A portion of the second protection layer extends into the opening and closes the cavity.
    Type: Application
    Filed: October 7, 2021
    Publication date: August 4, 2022
    Inventors: Sumin AHN, BYUNGJUN KANG, JIYOUNG KIM, HAE SEOK PARK, CHULSOON CHANG