Patents by Inventor Chun-Kun Wu

Chun-Kun Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7102874
    Abstract: The present invention describes an intermediate for use in a capacitive printed circuit board (PCB), which relates to a capacitive apparatus and manufacturing method for a built-in capacitor with a non-symmetrical electrode used to reduce inaccuracy of the error compression alignment on laminates. The invention employs a plurality of different sized metal laminates stacked for a built-in capacitor to achieve a high-precise capacitor PCB. More particularly, the invention can raise the capability of noise-immunity of a capacitive PCB applied to high frequency/speed modules and systems, and also provides precise capacitance to regular circuit design for the need of compact package and high-precise capacitance in the future.
    Type: Grant
    Filed: July 21, 2004
    Date of Patent: September 5, 2006
    Assignee: Industrial Technology Research Institute
    Inventors: Uei-Ming Jow, Ying-Jiunn Lai, Chun-Kun Wu, Pel-Shen Wei, Chang-Sheng Chen, Ching-Liang Weng
  • Patent number: 6969912
    Abstract: An embedded microelectronic capacitor incorporating at least one ground shielding layer is provided which includes an upper ground shielding layer that has an aperture therethrough; an electrode plate positioned spaced-apart from the upper ground shielding layer that has a via extending upwardly away from the electrode plate through the aperture in the upper ground shielding layer providing electrical communication to the electrode plate without shorting to the upper ground shielding layer; a middle ground shielding layer positioned in the same plane of the electrode plate, surrounding while spaced-apart from the electrode plate at a predetermined distance; a lower ground shielding layer positioned spaced-apart from the electrode plate in an opposing relationship to the upper ground shielding layer; and a dielectric material embedding the upper ground shielding layer; the middle ground shielding layer and the lower ground shielding layer.
    Type: Grant
    Filed: November 14, 2003
    Date of Patent: November 29, 2005
    Assignee: Industrial Technology Research Institute
    Inventors: Uei-Ming Jow, Pei-Shen Wei, Ching-Liang Weng, Chun-Kun Wu, Chang-Sheng Chen, Ying-Jiunn Lai
  • Publication number: 20050168913
    Abstract: The present invention describes an intermediate for use in a capacitive printed circuit board (PCB), which relates to a capacitive apparatus and manufacturing method for a built-in capacitor with a non-symmetrical electrode used to reduce inaccuracy of the error compression alignment on laminates. The invention employs a plurality of different sized metal laminates stacked for a built-in capacitor to achieve a high-precise capacitor PCB. More particularly, the invention can raise the capability of noise-immunity of a capacitive PCB applied to high frequency/speed modules and systems, and also provides precise capacitance to regular circuit design for the need of compact package and high-precise capacitance in the future.
    Type: Application
    Filed: July 21, 2004
    Publication date: August 4, 2005
    Inventors: Uei-Ming Jow, Ying-Jiunn Lai, Chun-Kun Wu, Pel-Shen Wei, Chang-Sheng Chen, Ching-Liang Weng
  • Publication number: 20050104191
    Abstract: An embedded microelectronic capacitor incorporating at least one ground shielding layer is provided which includes an upper ground shielding layer that has an aperture therethrough; an electrode plate positioned spaced-apart from the upper ground shielding layer that has a via extending upwardly away from the electrode plate through the aperture in the upper ground shielding layer providing electrical communication to the electrode plate without shorting to the upper ground shielding layer; a middle ground shielding layer positioned in the same plane of the electrode plate, surrounding while spaced-apart from the electrode plate at a predetermined distance; a lower ground shielding layer positioned spaced-apart from the electrode plate in an opposing relationship to the upper ground shielding layer; and a dielectric material embedding the upper ground shielding layer; the middle ground shielding layer and the lower ground shielding layer.
    Type: Application
    Filed: November 14, 2003
    Publication date: May 19, 2005
    Inventors: Uei-Ming Jow, Pei-Shen Wei, Ching-Liang Weng, Chun-Kun Wu, Chang-Sheng Chen, Ying-Jiunn Lai
  • Publication number: 20040218342
    Abstract: An embedded microelectronic capacitor equipped with geometrically-centered electrodes which includes an upper electrode plate of a first polarity; a middle electrode plate of a second polarity opposite to the first polarity; at least one lower electrode plate of the first polarity in electrical communication with the upper electrode plate through a center via. The center via is positioned at a distance from a geometric center of the middle electrode plate of not larger than 50% of the diameter of the plate, and preferably not larger than 30% of the diameter.
    Type: Application
    Filed: April 30, 2003
    Publication date: November 4, 2004
    Applicant: Industrial Technology Research Institute
    Inventors: Wei-Ming Jow, Pei-Shen Wei, Ching-Liang Weng, Chun-Kun Wu, Chang-Sheng Chen
  • Patent number: 6813138
    Abstract: An embedded microelectronic capacitor equipped with geometrically-centered electrodes which includes an upper electrode plate of a first polarity; a middle electrode plate of a second polarity opposite to the first polarity; at least one lower electrode plate of the first polarity in electrical communication with the upper electrode plate through a center via. The center via is positioned at a distance from a geometric center of the middle electrode plate of not larger than 50% of the diameter of the plate, and preferably not larger than 30% of the diameter.
    Type: Grant
    Filed: April 30, 2003
    Date of Patent: November 2, 2004
    Assignee: Industrial Technology Research Institute
    Inventors: Wei-Ming Jow, Pei-Shen Wei, Ching-Liang Weng, Chun-Kun Wu, Chang-Sheng Chen