Patents by Inventor Chun Low

Chun Low has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060160354
    Abstract: An integration approach to improve electromigration resistance in a semiconductor device is described. A via hole is formed in a stack that includes an upper dielectric layer, a middle TiN ARC, and a lower first metal layer and is filled with a conformal diffusion barrier layer and a second metal layer. A key feature is that the etch process can be selected to vary the shape and location of the via bottom. A round or partially rounded bottom is formed in the first metal layer to reduce mechanical stress near the diffusion barrier layer. On the other hand, a flat bottom which stops on or in the TiN ARC is selected when exposure of the first metal layer to subsequent processing steps is a primary concern. Electromigration resistance is found to be lower than for a via structure with a flat bottom formed in a first metal layer.
    Type: Application
    Filed: March 14, 2006
    Publication date: July 20, 2006
    Applicant: Chartered Semiconductor Manufacturing Ltd.
    Inventors: BeiChao Zhang, Chun Low, Hong Lee, Sang Loong, Qiang Guo
  • Publication number: 20060094230
    Abstract: Methods of forming a metal line and/or via critical dimension (CD) in a single or dual damascene process on a semiconductor substrate, and the resist scheme implemented, are disclosed. The method includes forming a multiple layer resist scheme including a first planarizing layer of a first type material over the substrate, a second dielectric layer of a second type material over the planarizing layer, and a third photoresist layer of a third type material over the dielectric layer. The types of material alternate between organic and inorganic material. The third layer is patterned for the metal line and/or via CD. Sequential etching to form the metal line and/or via critical dimension using a tailored etch recipe particular to each of the first photoresist layer, the second dielectric layer and the third planarizing layer as each layer is exposed is then used. Accurate CD formation and adequate resist budget are provided.
    Type: Application
    Filed: November 4, 2004
    Publication date: May 4, 2006
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Nicholas Fuller, Timothy Dalton, Raymond Joy, Yi-hsiung Lin, Chun Low
  • Publication number: 20050090097
    Abstract: An integration approach to improve electromigration resistance in a semiconductor device is described. A via hole is formed in a stack that includes an upper dielectric layer, a middle TiN ARC, and a lower first metal layer and is filled with a conformal diffusion barrier layer and a second metal layer. A key feature is that the etch process can be selected to vary the shape and location of the via bottom. A round or partially rounded bottom is formed in the first metal layer to reduce mechanical stress near the diffusion barrier layer. On the other hand, a flat bottom which stops on or in the TiN ARC is selected when exposure of the first metal layer to subsequent processing steps is a primary concern. Electromigration resistance is found to be lower than for a via structure with a flat bottom formed in a first metal layer.
    Type: Application
    Filed: October 23, 2003
    Publication date: April 28, 2005
    Inventors: Beichao Zhang, Chun Low, Hong Lee, Sang Loong, Giang Guo
  • Publication number: 20040215528
    Abstract: A method and apparatus for generating invoices at a buyer of goods or services employs a system in which the goods or services actually received are evidenced by documentation. Based upon this documentation, the buyer creates an invoice that is provided to the supplier or a third party logistics provider.
    Type: Application
    Filed: April 9, 2004
    Publication date: October 28, 2004
    Inventors: Woon Kok Tan, Janice Seng Mui Ho, Jen Leng Lam, Chin Chun Low, Young Chew Goh, John Hwan Yeow Chan