Patents by Inventor Chun-Sung Su

Chun-Sung Su has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10776550
    Abstract: An integrated circuit includes a path logic and a timing fixing circuit. The path logic is coupled between an output pin of a first circuit and an input pin of a second circuit. The timing fixing circuit has an input pin coupled to the path logic, and is used to adjust a propagation delay of the path logic. The timing fixing circuit introduces no short-circuit current under normal operation.
    Type: Grant
    Filed: April 14, 2019
    Date of Patent: September 15, 2020
    Assignee: MEDIATEK INC.
    Inventors: Yi-Feng Chen, Chun-Sung Su
  • Patent number: 10048742
    Abstract: The present invention provides an integrated circuit. The integrated circuit comprises: a plurality of core power sources; and a plurality of core power domains, coupled to the core power sources, respectively; wherein the core power domains are overlapped with each other.
    Type: Grant
    Filed: November 27, 2014
    Date of Patent: August 14, 2018
    Assignee: MEDIATEK INC.
    Inventors: Chih-Ching Lin, Yi-Ping Kao, Chun-Sung Su
  • Publication number: 20150200565
    Abstract: The present invention provides an intergrated circuit. The intergrated circuit comprises: a plurality of core power sources; and a plurality of core power domains, coupled to the core power sources, respectively; wherein the core power domains are overlapped with each other.
    Type: Application
    Filed: November 27, 2014
    Publication date: July 16, 2015
    Inventors: Chih-Ching Lin, Yi-Ping Kao, Chun-Sung Su
  • Patent number: 7675308
    Abstract: For on-chip testing an on-chip power switch coupled to a core logic and to a decoupling capacitance, after the power switch enters a test mode, the decoupling capacitance is pre-charged or discharged; the power switch is turned ON or OFF according to test patterns; and a voltage level at the decoupling capacitance is analyzed or a leakage current flowing the power switch is measured. So that, whether the power switch is passed or failed is identified.
    Type: Grant
    Filed: August 20, 2008
    Date of Patent: March 9, 2010
    Assignee: Faraday Technology Corp.
    Inventors: Wang-Chin Chen, Chun-Sung Su
  • Publication number: 20100045327
    Abstract: For on-chip testing an on-chip power switch coupled to a core logic and to a decoupling capacitance, after the power switch enters a test mode, the decoupling capacitance is pre-charged or discharged; the power switch is turned ON or OFF according to test patterns; and a voltage level at the decoupling capacitance is analyzed or a leakage current flowing the power switch is measured. So that, whether the power switch is passed or failed is identified.
    Type: Application
    Filed: August 20, 2008
    Publication date: February 25, 2010
    Applicant: FARADAY TECHNOLOGY CORP.
    Inventors: Wang-Chin Chen, Chun-Sung Su
  • Publication number: 20100019774
    Abstract: An isolation cell having a test mode, connected between a first block and a second block, wherein the first block can operate in either a power-up mode or a power-down mode, comprises: an input terminal for receiving an input signal that is derived from the first block; an output terminal for outputting an output signal to the second block; a normal-sleep terminal for determining the isolation cell is operated in the power-up mode or in the power-down mode, and the logic level of the normal-sleep terminal is determined by the operation mode of the first block; and, a DFT-sleep terminal is for overwriting the logic level of the normal-sleep terminal when the isolation cell is in the test mode.
    Type: Application
    Filed: July 24, 2008
    Publication date: January 28, 2010
    Applicant: FARADAY TECHNOLOGY CORPORATION
    Inventors: Cheng-Chi WU, Yu-Wen TSAI, Shang-Chih HSIEH, Chun-Sung SU