Patents by Inventor Chung-woo Kim

Chung-woo Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060131636
    Abstract: A non-volatile memory device having an improved erase efficiency and a method of manufacturing the same are provided. The method includes: forming a stack structure of a tunnel dielectric layer, a charge trapping layer, a charge blocking layer and a gate on a semiconductor substrate; and performing a post treatment of the gate using an oxygen or CF4 plasma or ion implantation to increase a work function of an element forming the gate. Since the work function of the metal layer forming the gate can be further increased, an electron back tunneling can be suppressed during an erase operation.
    Type: Application
    Filed: October 14, 2005
    Publication date: June 22, 2006
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-hun Jeon, Chung-woo Kim
  • Publication number: 20060131653
    Abstract: A complementary metal oxide semiconductor (CMOS) thin film transistor including a common gate, a logic device including the CMOS thin film transistor, and a method of manufacturing the CMOS thin film transistor are provided. In one embodiment, the CMOS thin film transistor includes a base substrate and a semiconductor layer formed on the base substrate. A PMOS transistor and an NMOS transistor are formed on a single semiconductor layer to intersect each other, and a common gate is formed on the intersection area. In addition, a Schottky barrier inducing material layer is formed on a source and a drain of the PMOS transistor.
    Type: Application
    Filed: December 16, 2005
    Publication date: June 22, 2006
    Inventors: Moon-Kyung Kim, Jo-Won Lee, Yoon-Dong Park, Chung-Woo Kim
  • Publication number: 20060118858
    Abstract: A non-volatile semiconductor memory device comprises a substrate including a source region, a drain region and a channel region provided between the source region and the drain region with a gate stack located above the channel region with a metal gate located above the gate stack. The metal gate is comprised of a metal having a specific metal work function relative to a composition of a layer of the gate stack that causes electrons to travel through the entire thickness of the blocking layer via direct tunneling. The gate stack preferably comprises a multiple layer stack selected from a group of multiple layer stacks consisting of: ONO, ONH, OHH, OHO, HHH, or HNH, where O is an oxide material, N is SiN, and H is a high ? material.
    Type: Application
    Filed: October 11, 2005
    Publication date: June 8, 2006
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-hun Jeon, Jeong-hee Han, Chung-woo Kim
  • Patent number: 7053448
    Abstract: A SONOS type memory includes a semiconductor substrate, first and second impurity regions in the semiconductor substrate doped with impurity ions of a predetermined conductivity, separated a predetermined distance from each other, a channel region between the first and second impurity regions, and a data storage type stack on the semiconductor substrate between the first and second impurity regions. The data storage type stack includes a tunneling oxide layer, a memory node layer for storing data, a blocking oxide layer, and an electrode layer, which are sequentially formed. A dielectric constant of the memory node layer is higher than dielectric constants of the tunneling and the blocking oxide layers, and a band offset of the memory node layer is lower than band offsets of the tunneling and the blocking oxide layers. The tunneling oxide layer and the blocking oxide layer are high dielectric insulating layers.
    Type: Grant
    Filed: March 3, 2005
    Date of Patent: May 30, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-hun Jeon, Chung-woo Kim, Dong-joon Ma, Sung-kyu Choi
  • Publication number: 20060108629
    Abstract: A multi-bit non-volatile memory device and methods of operating and fabricating the same may be provided. The memory device may include a channel region formed in a semiconductor substrate, and a source and drain that form a Schottky contact with the channel region. Also, a central gate electrode may be located on a portion of the channel region, and first and second sidewall gate electrodes may be formed on the channel region along the outer sides of the central gate electrode. First and second storage nodes may be formed between the channel region and the sidewall gate electrodes.
    Type: Application
    Filed: September 8, 2005
    Publication date: May 25, 2006
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Soo-doo Chae, Moon-kyung Kim, Jo-won Lee, Chung-woo Kim
  • Publication number: 20060105524
    Abstract: Embodiments of the invention include a non-volatile memory device manufactured using ion-implantation, and a method of manufacturing the same. A dielectric layer may be formed on a semiconductor substrate, and an ion implantation layer, which may be used as a charge trapping site, may be formed by ion implantation with Si or Ge. Then, an annealing process may be performed. Subsequently, a process for forming a transistor on the dielectric layer may be performed.
    Type: Application
    Filed: July 28, 2005
    Publication date: May 18, 2006
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jeong-hee Han, Hoon-young Cho, Chung-woo Kim, Chan-jin Park, Jong-soo Oh, Ki-hyun Cho
  • Publication number: 20060077743
    Abstract: Memory devices and methods of manufacturing the same are provided. Memory devices may include a substrate, a source region and a drain region and a gate structure. The gate structure may be in contact with the source and drain regions, and may include a barrier layer. The barrier layer may be formed of at least two layers. The at least two layers may have different bandgap energies.
    Type: Application
    Filed: October 7, 2005
    Publication date: April 13, 2006
    Inventors: Sang-hun Jeon, Chung-woo Kim, Hyun-sang Hwang
  • Publication number: 20050286287
    Abstract: Provided are a complementary nonvolatile memory device, methods of operating and manufacturing the same, a logic device and semiconductor device having the same, and a reading circuit for the same. The complementary nonvolatile memory device includes a first nonvolatile memory and a second nonvolatile memory which are sequentially stacked and have a complementary relationship. The first and second nonvolatile memories are arranged so that upper surfaces thereof are contiguous.
    Type: Application
    Filed: June 17, 2005
    Publication date: December 29, 2005
    Inventors: Yoon-dong Park, Jo-won Lee, Chung-woo Kim, Eun-hong Lee, Sun-ae Seo, Woo-joo Kim, Hee-soon Chae, Soo-doo Chae, I-hun Song
  • Publication number: 20050247970
    Abstract: In a memory device including a dielectric multilayer structure, and a method of fabricating the same, the memory device includes a semiconductor substrate, a first impurity region and a second impurity region spaced apart from each other in the semiconductor substrate, and a gate structure formed on the semiconductor substrate and contacting the first impurity region and the second impurity region, the gate structure including a tunneling oxide layer on the semiconductor substrate, a charge storage layer on the tunneling oxide layer, an insulating layer on the charge storage layer, the insulating layer including at least two dielectric layers, and a gate electrode layer on the insulating layer.
    Type: Application
    Filed: April 22, 2005
    Publication date: November 10, 2005
    Inventors: Sanghun Jeon, Chung-woo Kim, Hyunsang Hwang
  • Publication number: 20050205920
    Abstract: A SONOS type memory includes a semiconductor substrate, first and second impurity regions in the semiconductor substrate doped with impurity ions of a predetermined conductivity, separated a predetermined distance from each other, a channel region between the first and second impurity regions, and a data storage type stack on the semiconductor substrate between the first and second impurity regions. The data storage type stack includes a tunneling oxide layer, a memory node layer for storing data, a blocking oxide layer, and an electrode layer, which are sequentially formed. A dielectric constant of the memory node layer is higher than dielectric constants of the tunneling and the blocking oxide layers, and a band offset of the memory node layer is lower than band offsets of the tunneling and the blocking oxide layers. The tunneling oxide layer and the blocking oxide layer are high dielectric insulating layers.
    Type: Application
    Filed: March 3, 2005
    Publication date: September 22, 2005
    Inventors: Sang-hun Jeon, Chung-woo Kim, Dong-joon Ma, Sung-kyu Choi
  • Patent number: 6946703
    Abstract: In a silicon-oxide-nitride-oxide-silicon (SONOS) memory device and a method of manufacturing the same, a SONOS memory device includes a semiconductor substrate, an insulating layer deposited on the semiconductor substrate, an active layer formed on a predetermined region of the insulating layer and divided into a source region, a drain region, and a channel region, a first side gate stack formed at a first side of the channel region, and a second side gate stack formed at a second side of the channel region opposite the first side of the channel region. In the SONOS memory device, at least two bits of data may be stored in each SONOS memory device, thereby allowing the integration density of the semiconductor memory device to be increased without increasing an area thereof.
    Type: Grant
    Filed: January 9, 2004
    Date of Patent: September 20, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-il Ryu, Jo-won Lee, Se-wook Yoon, Chung-woo Kim
  • Patent number: 6936884
    Abstract: A nonvolatile silicon/oxide/nitride/silicon/nitride/oxide/silicon (SONSNOS) structure memory device includes a first insulating layer and a second insulating layer stacked on a channel of a substrate, a first dielectric layer and a second dielectric layer formed on the first insulating layer and under the second insulating layer, respectively, and a group IV semiconductor layer, silicon quantum dots, or metal quantum dots interposed between the first dielectric layer and the second dielectric layer. The provided SONSNOS structure memory device improves a programming rate and the capacity of the memory.
    Type: Grant
    Filed: October 14, 2003
    Date of Patent: August 30, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Soo-doo Chae, Ju-hyung Kim, Chung-woo Kim, Hee-soon Chae, Won-il Ryu
  • Patent number: 6930343
    Abstract: A nonvolatile memory device includes a substrate having a source region; a nanotube array including a plurality of nanotube columns that are vertically grown on the substrate such that a first end of the nanotube array is in contact with the source region, the nanotube array functioning as an electron transport channel; a memory cell formed around an outer side surface of the nanotube array; a control gate formed around an outer side surface of the memory cell; and a drain region in contact with a second end of the nanotube array and the memory cell, wherein the second end of the nanotube array is distal to the first end of the nanotube array.
    Type: Grant
    Filed: November 17, 2003
    Date of Patent: August 16, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-bong Choi, Jo-won Lee, Ho-kyu Kang, Chung-woo Kim
  • Publication number: 20050173766
    Abstract: In a semiconductor memory, and a manufacturing method thereof, the semiconductor memory includes a gate stack structure formed on a semiconductor substrate, first and second impurity regions formed adjacent each side of the gate stack structure on the semiconductor substrate, the first and second impurity regions having a channel region therebetween, and a contact layer formed on the semiconductor substrate adjacent either the first or second impurity region.
    Type: Application
    Filed: January 5, 2005
    Publication date: August 11, 2005
    Inventors: Hee-soon Chae, Jo-won Lee, Chung-woo Kim, Eun-hong Lee
  • Publication number: 20050162958
    Abstract: Provided are a nonvolatile memory device and a method of manufacturing the same. The device includes a semiconductor substrate; a source region and a drain region disposed in the semiconductor substrate and a channel region interposed between the source and drain regions; a first tunnel oxide layer disposed on the channel region near the source region; a second tunnel oxide layer disposed on the channel region near the drain region; a first charge trapping layer disposed on the first tunnel oxide layer; a second charge trapping layer disposed on the second tunnel oxide layer; a blocking oxide layer covering the first and second charge trapping layers; a charge isolation layer interposed between the first and second charge trapping layers; and a gate electrode disposed on the blocking oxide layer.
    Type: Application
    Filed: October 29, 2004
    Publication date: July 28, 2005
    Applicants: Samsung Electronics Co., Ltd., Kwang-youl Seo
    Inventors: Hee-soon Chae, Chung-woo Kim, Kwang-youl Seo, Tae-hyun Han, Byung-chul Kim, Joo-yeon Kim
  • Publication number: 20050112815
    Abstract: In a silicon-oxide-nitride-oxide-silicon (SONOS) memory device, and methods of manufacturing and operating the same, the SONOS memory device includes a semiconductor layer including source and drain regions and a channel region, an upper stack structure formed on the semiconductor layer, the upper stack structure and the semiconductor layer forming an upper SONOS memory device, and a lower stack structure formed under the semiconductor layer, the lower stack structure and the semiconductor layer forming a lower SONOS memory device.
    Type: Application
    Filed: October 12, 2004
    Publication date: May 26, 2005
    Inventors: Moon-kyung Kim, Chung-woo Kim, Jo-won Lee, Eun-hong Lee, Hee-soon Chae
  • Publication number: 20040264236
    Abstract: A nonvolatile semiconductor memory device includes a semiconductor substrate having a source region and a drain region, and a gate stack formed on the semiconductor substrate between and in contact with the source and drain regions. The gate stack includes, in sequential order from the substrate: a tunneling film; a first trapping material film doped with a first predetermined impurity, the first trapping material film having a higher dielectric constant than the nitride film (Si3N4); a first insulating film having a higher dielectric constant than a nitride film; and a gate electrode. Such a nonvolatile semiconductor memory device can effectively control the trap density according to the doping concentration, thereby increasing the write/erase speed of data at a low operating voltage.
    Type: Application
    Filed: April 30, 2004
    Publication date: December 30, 2004
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Soo-doo Chae, Chung-woo Kim, Jung-hyun Lee, Moon-kyung Kim, Hyun-sang Hwang
  • Publication number: 20040251490
    Abstract: A SONOS memory device, and a method of erasing data from the same, includes injecting charge carriers of a second sign into a trapping film, which traps charge carriers of a first sign to store data therein. The charge carriers of the second sign are generated by an electric field formed between one of a first and second electrodes contacting at least one bit line and a gate electrode contacting a word line. A blocking film may be provided between the gate electrode and the trapping film. The charge carriers of the second sign may be hot holes. This erasing improves erasing speed, thereby improving performance of the SONOS memory device.
    Type: Application
    Filed: June 16, 2004
    Publication date: December 16, 2004
    Inventors: Soo-doo Chae, Chung-woo Kim, Jo-won Lee, Moon-kyung Kim
  • Publication number: 20040251489
    Abstract: A SONOS memory device, and a method of manufacturing the same, includes a substrate and a multifunctional device formed on the substrate. The multifunctional device performs both switching and data storing functions. The multifunctional device includes first and second impurities areas, a channel formed between the first and second impurities areas, and a stacked material formed on the channel for data storage. The stacked material for data storage is formed by sequentially stacking a tunneling oxide layer, a memory node layer in which data is stored, a blocking layer, and an electrode layer.
    Type: Application
    Filed: June 10, 2004
    Publication date: December 16, 2004
    Inventors: Sang-hun Jeon, Soo-doo Chae, Ju-hyung Kim, Chung-woo Kim
  • Publication number: 20040232478
    Abstract: A silicon-oxide-nitride-oxide-silicon (SONOS) memory device includes a memory type transistor including a gate with a SONOS structure on a semiconductor substrate. The gate is formed by sequentially stacking a tunneling oxide layer, a memory node structure including a trap site having nano-sized trap elements in which charges passing through the tunneling oxide layer are trapped, and a gate electrode. The nano-sized trap elements may be a crystal layer composed of nanocrystals that are separated from one another to trap the charges. The memory node structure may include additional memory node layers which are isolated from the nano-sized trap elements.
    Type: Application
    Filed: May 20, 2004
    Publication date: November 25, 2004
    Inventors: Ju-hyung Kim, Chung-woo Kim, Soo-doo Chae, Youn-seok Jeong