Patents by Inventor Chuteng Zhou

Chuteng Zhou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240046065
    Abstract: Example methods, apparatuses, and/or articles of manufacture are disclosed that may be implemented, in whole or in part, using one or more computing devices to determine options for decisions in connection with design features of a computing device. In a particular implementation, design options for two or more design decisions of neural network processing device may be identified based, at least in part, on combination of a definition of available computing resources and one or more predefined performance constraints.
    Type: Application
    Filed: August 3, 2022
    Publication date: February 8, 2024
    Inventors: Hokchhay Tann, Ramon Matas Navarro, Igor Fedorov, Chuteng Zhou, Paul Nicholas Whatmough, Matthew Mattina
  • Patent number: 11586890
    Abstract: The present disclosure advantageously provides a hardware accelerator for an artificial neural network (ANN), including a communication bus interface, a memory, a controller, and at least one processing engine (PE). The communication bus interface is configured to receive a plurality of finetuned weights associated with the ANN, receive input data, and transmit output data. The memory is configured to store the plurality of finetuned weights, the input data and the output data. The PE is configured to receive the input data, execute an ANN model using a plurality of fixed weights associated with the ANN and the plurality of finetuned weights, and generate the output data. Each finetuned weight corresponds to a fixed weight.
    Type: Grant
    Filed: December 19, 2019
    Date of Patent: February 21, 2023
    Assignee: Arm Limited
    Inventors: Paul Nicholas Whatmough, Chuteng Zhou
  • Publication number: 20230042271
    Abstract: Example methods, apparatuses, and/or articles of manufacture are disclosed that may be implemented, in whole or in part, using one or more computing devices to select options for decisions in connection with design features of a computing device. In a particular implementation, design options for two or more design decisions of neural network processing device may be selected based, at least in part, on combination of function values that are computed based, at least in part, on a tensor expressing sample neural network weights.
    Type: Application
    Filed: August 4, 2021
    Publication date: February 9, 2023
    Inventors: Igor Fedorov, Ramon Matas Navarro, Chuteng Zhou, Hokchhay Tann, Paul Nicholas Whatmough, Matthew Mattina
  • Publication number: 20210192323
    Abstract: The present disclosure advantageously provides a hardware accelerator for an artificial neural network (ANN), including a communication bus interface, a memory, a controller, and at least one processing engine (PE). The communication bus interface is configured to receive a plurality of finetuned weights associated with the ANN, receive input data, and transmit output data. The memory is configured to store the plurality of finetuned weights, the input data and the output data. The PE is configured to receive the input data, execute an ANN model using a plurality of fixed weights associated with the ANN and the plurality of finetuned weights, and generate the output data. Each finetuned weight corresponds to a fixed weight.
    Type: Application
    Filed: December 19, 2019
    Publication date: June 24, 2021
    Applicant: Arm Limited
    Inventors: Paul Nicholas Whatmough, Chuteng Zhou
  • Patent number: 10658144
    Abstract: Disclosed embodiments include vacuum electronics devices and methods of fabricating a vacuum electronics device. In a non-limiting embodiment, a vacuum electronics device includes: an electrode; a plurality of grid supports disposed on the electrode, each of the plurality of grid supports having a first width; and a plurality of grid lines, each of the plurality of grid lines being supported on an associated one of the plurality of grid supports, each of the plurality of grid lines having a second width that is wider than the first width.
    Type: Grant
    Filed: July 20, 2018
    Date of Patent: May 19, 2020
    Assignee: Modern Electron, LLC
    Inventors: Stephen E. Clark, Chloe A. M. Fabien, Gary D. Foley, Arvind Kannan, Andrew T. Koch, Andrew R. Lingley, Hsin-I Lu, Max N. Mankin, Tony S. Pan, Jason M. Parker, Peter J. Scherpelz, Yong Sun, Chuteng Zhou
  • Publication number: 20190043685
    Abstract: Disclosed embodiments include vacuum electronics devices and methods of fabricating a vacuum electronics device. In a non-limiting embodiment, a vacuum electronics device includes: an electrode; a plurality of grid supports disposed on the electrode, each of the plurality of grid supports having a first width; and a plurality of grid lines, each of the plurality of grid lines being supported on an associated one of the plurality of grid supports, each of the plurality of grid lines having a second width that is wider than the first width.
    Type: Application
    Filed: July 20, 2018
    Publication date: February 7, 2019
    Applicant: Modern Electron, LLC
    Inventors: Stephen E. Clark, Chloe A. M. Fabien, Gary D. Foley, Arvind Kannan, Andrew T. Koch, Andrew R. Lingley, Hsin-I Lu, Max N. Mankin, Tony S. Pan, Jason M. Parker, Peter J. Scherpelz, Yong Sun, Chuteng Zhou