Patents by Inventor Clair Webb
Clair Webb has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240362391Abstract: Multi version library cell handling and integrated circuit structures fabricated therefrom are described. In an example, an integrated circuit structure includes a plurality of gate lines parallel along a first direction of a substrate and having a pitch along a second direction orthogonal to the first direction. A first version of a cell type is over a first portion of the plurality of gate lines, the first version of the cell type including a first plurality of interconnect lines having a second pitch along the second direction, the second pitch less than the first pitch.Type: ApplicationFiled: July 10, 2024Publication date: October 31, 2024Inventors: Ranjith KUMAR, Quan SHI, Mark T. BOHR, Andrew W. YEOH, Sourav CHAKRAVARTY, Barbara A. CHAPPELL, M. Clair WEBB
-
Patent number: 12067338Abstract: Multi version library cell handling and integrated circuit structures fabricated therefrom are described. In an example, an integrated circuit structure includes a plurality of gate lines parallel along a first direction of a substrate and having a pitch along a second direction orthogonal to the first direction. A first version of a cell type is over a first portion of the plurality of gate lines, the first version of the cell type including a first plurality of interconnect lines having a second pitch along the second direction, the second pitch less than the first pitch.Type: GrantFiled: January 26, 2022Date of Patent: August 20, 2024Assignee: Intel CorporationInventors: Ranjith Kumar, Quan Shi, Mark T. Bohr, Andrew W. Yeoh, Sourav Chakravarty, Barbara A. Chappell, M. Clair Webb
-
Publication number: 20230289730Abstract: A system for investigative analysis.Type: ApplicationFiled: May 19, 2023Publication date: September 14, 2023Applicant: In8Development, Inc.Inventors: James DANIELS, Glen WOODEN, Aryk MOORE, Michael PAYNE, Jill St. Clair WEBB, Jared HALPER
-
Patent number: 11694161Abstract: A system for investigative analysis.Type: GrantFiled: August 24, 2018Date of Patent: July 4, 2023Assignee: In8Development, Inc.Inventors: James Daniels, Glen Wooden, Aryk Moore, Michael Payne, Jill St. Clair Webb, Jared Halper
-
Publication number: 20230178594Abstract: Self-aligned gate edge and local interconnect structures and methods of fabricating self-aligned gate edge and local interconnect structures are described. In an example, a semiconductor structure includes a semiconductor fin disposed above a substrate and having a length in a first direction. A gate structure is disposed over the semiconductor fin, the gate structure having a first end opposite a second end in a second direction, orthogonal to the first direction. A pair of gate edge isolation structures is centered with the semiconductor fin. A first of the pair of gate edge isolation structures is disposed directly adjacent to the first end of the gate structure, and a second of the pair of gate edge isolation structures is disposed directly adjacent to the second end of the gate structure.Type: ApplicationFiled: December 20, 2022Publication date: June 8, 2023Inventors: Milton Clair Webb, Mark Bohr, Tahir Ghani, Szuya S. Liao
-
Patent number: 11563081Abstract: Self-aligned gate edge and local interconnect structures and methods of fabricating self-aligned gate edge and local interconnect structures are described. In an example, a semiconductor structure includes a semiconductor fin disposed above a substrate and having a length in a first direction. A gate structure is disposed over the semiconductor fin, the gate structure having a first end opposite a second end in a second direction, orthogonal to the first direction. A pair of gate edge isolation structures is centered with the semiconductor fin. A first of the pair of gate edge isolation structures is disposed directly adjacent to the first end of the gate structure, and a second of the pair of gate edge isolation structures is disposed directly adjacent to the second end of the gate structure.Type: GrantFiled: August 24, 2020Date of Patent: January 24, 2023Assignee: Daedalus Prime LLCInventors: Milton Clair Webb, Mark Bohr, Tahir Ghani, Szuya S. Liao
-
Publication number: 20220149075Abstract: Multi version library cell handling and integrated circuit structures fabricated therefrom are described. In an example, an integrated circuit structure includes a plurality of gate lines parallel along a first direction of a substrate and having a pitch along a second direction orthogonal to the first direction. A first version of a cell type is over a first portion of the plurality of gate lines, the first version of the cell type including a first plurality of interconnect lines having a second pitch along the second direction, the second pitch less than the first pitch.Type: ApplicationFiled: January 26, 2022Publication date: May 12, 2022Inventors: Ranjith KUMAR, Quan SHI, Mark T. BOHR, Andrew W. YEOH, Sourav CHAKRAVARTY, Barbara A. CHAPPELL, M. Clair WEBB
-
Patent number: 11271010Abstract: Multi version library cell handling and integrated circuit structures fabricated therefrom are described. In an example, an integrated circuit structure includes a plurality of gate lines parallel along a first direction of a substrate and having a pitch along a second direction orthogonal to the first direction. A first version of a cell type is over a first portion of the plurality of gate lines, the first version of the cell type including a first plurality of interconnect lines having a second pitch along the second direction, the second pitch less than the first pitch.Type: GrantFiled: September 20, 2017Date of Patent: March 8, 2022Assignee: Intel CorporationInventors: Ranjith Kumar, Quan Shi, Mark T. Bohr, Andrew W. Yeoh, Sourav Chakravarty, Barbara A. Chappell, M. Clair Webb
-
Publication number: 20210210385Abstract: Gate contact structures disposed over active portions of gates and methods of forming such gate contact structures are described. For example, a semiconductor structure includes a substrate having an active region and an isolation region. A gate structure has a portion disposed above the active region and a portion disposed above the isolation region of the substrate. Source and drain regions are disposed in the active region of the substrate, on either side of the portion of the gate structure disposed above the active region. A gate contact structure is disposed on the portion of the gate structure disposed above the active region of the substrate.Type: ApplicationFiled: March 24, 2021Publication date: July 8, 2021Inventors: Abhijit Jayant PETHE, Tahir GHANI, Mark BOHR, Clair WEBB, Harry GOMEZ, Annalisa CAPPELLANI
-
Patent number: 11004739Abstract: Gate contact structures disposed over active portions of gates and methods of forming such gate contact structures are described. For example, a semiconductor structure includes a substrate having an active region and an isolation region. A gate structure has a portion disposed above the active region and a portion disposed above the isolation region of the substrate. Source and drain regions are disposed in the active region of the substrate, on either side of the portion of the gate structure disposed above the active region. A gate contact structure is disposed on the portion of the gate structure disposed above the active region of the substrate.Type: GrantFiled: December 13, 2018Date of Patent: May 11, 2021Assignee: Intel CorporationInventors: Abhijit Jayant Pethe, Tahir Ghani, Mark Bohr, Clair Webb, Harry Gomez, Annalisa Cappellani
-
Publication number: 20200388675Abstract: Self-aligned gate edge and local interconnect structures and methods of fabricating self-aligned gate edge and local interconnect structures are described. In an example, a semiconductor structure includes a semiconductor fin disposed above a substrate and having a length in a first direction. A gate structure is disposed over the semiconductor fin, the gate structure having a first end opposite a second end in a second direction, orthogonal to the first direction. A pair of gate edge isolation structures is centered with the semiconductor fin. A first of the pair of gate edge isolation structures is disposed directly adjacent to the first end of the gate structure, and a second of the pair of gate edge isolation structures is disposed directly adjacent to the second end of the gate structure.Type: ApplicationFiled: August 24, 2020Publication date: December 10, 2020Inventors: Milton Clair WEBB, Mark BOHR, Tahir GHANI, Szuya S. LIAO
-
Publication number: 20200357823Abstract: Multi version library cell handling and integrated circuit structures fabricated therefrom are described. In an example, an integrated circuit structure includes a plurality of gate lines parallel along a first direction of a substrate and having a pitch along a second direction orthogonal to the first direction. A first version of a cell type is over a first portion of the plurality of gate lines, the first version of the cell type including a first plurality of interconnect lines having a second pitch along the second direction, the second pitch less than the first pitch.Type: ApplicationFiled: September 20, 2017Publication date: November 12, 2020Inventors: Ranjith KUMAR, Quan SHI, Mark T. BOHR, Andrew W. YEOH, Sourav CHAKRAVARTY, Barbara A. CHAPPELL, M. Clair WEBB
-
Patent number: 10790354Abstract: Self-aligned gate edge and local interconnect structures and methods of fabricating self-aligned gate edge and local interconnect structures are described. In an example, a semiconductor structure includes a semiconductor fin disposed above a substrate and having a length in a first direction. A gate structure is disposed over the semiconductor fin, the gate structure having a first end opposite a second end in a second direction, orthogonal to the first direction. A pair of gate edge isolation structures is centered with the semiconductor fin. A first of the pair of gate edge isolation structures is disposed directly adjacent to the first end of the gate structure, and a second of the pair of gate edge isolation structures is disposed directly adjacent to the second end of the gate structure.Type: GrantFiled: April 30, 2019Date of Patent: September 29, 2020Assignee: Intel CorporationInventors: Milton Clair Webb, Mark Bohr, Tahir Ghani, Szuya S. Liao
-
Patent number: 10700039Abstract: A method including forming a plurality of first devices and a plurality of first interconnects on a substrate; coupling a second device layer including a plurality of second devices to ones of the plurality of first interconnects, and forming a plurality of second interconnects on the second device layer. An apparatus including a first device layer including a plurality of first circuit devices disposed between a plurality of first interconnects and a plurality of second interconnects and a second device layer including a plurality of second devices juxtaposed and coupled to one of the plurality of first interconnects and the plurality of second interconnects, wherein one of the plurality of first devices and the plurality of second devices include devices having a higher voltage range than the other of the plurality of first devices and the plurality of second devices.Type: GrantFiled: June 16, 2014Date of Patent: June 30, 2020Assignee: Intel CorporationInventors: Donald W. Nelson, M. Clair Webb, Patrick Morrow, Kimin Jun
-
Publication number: 20190326391Abstract: Self-aligned gate edge and local interconnect structures and methods of fabricating self-aligned gate edge and local interconnect structures are described. In an example, a semiconductor structure includes a semiconductor fin disposed above a substrate and having a length in a first direction. A gate structure is disposed over the semiconductor fin, the gate structure having a first end opposite a second end in a second direction, orthogonal to the first direction. A pair of gate edge isolation structures is centered with the semiconductor fin. A first of the pair of gate edge isolation structures is disposed directly adjacent to the first end of the gate structure, and a second of the pair of gate edge isolation structures is disposed directly adjacent to the second end of the gate structure.Type: ApplicationFiled: April 30, 2019Publication date: October 24, 2019Inventors: Milton Clair WEBB, Mark BOHR, Tahir GHANI, Szuya S. LIAO
-
Patent number: 10319812Abstract: Self-aligned gate edge and local interconnect structures and methods of fabricating self-aligned gate edge and local interconnect structures are described. In an example, a semiconductor structure includes a semiconductor fin disposed above a substrate and having a length in a first direction. A gate structure is disposed over the semiconductor fin, the gate structure having a first end opposite a second end in a second direction, orthogonal to the first direction. A pair of gate edge isolation structures is centered with the semiconductor fin. A first of the pair of gate edge isolation structures is disposed directly adjacent to the first end of the gate structure, and a second of the pair of gate edge isolation structures is disposed directly adjacent to the second end of the gate structure.Type: GrantFiled: October 20, 2017Date of Patent: June 11, 2019Assignee: Intel CorporationInventors: Milton Clair Webb, Mark Bohr, Tahir Ghani, Szuya S. Liao
-
Patent number: 10297592Abstract: Monolithic 3D ICs employing one or more local inter-level interconnect integrated intimately with at least one structure of at least one transistor on at least one transistor level within the 3D IC. In certain embodiments the local inter-level interconnect intersects a gate electrode or a source/drain region of at least one transistor and extends through at least one inter-level dielectric layer disposed between a first and second transistor level in the 3D IC. Local inter-level interconnects may advantageously make a direct vertical connection between transistors in different levels of the 3D IC without being routed laterally around the footprint (i.e., lateral, or planar, area) of either the overlying or underlying transistor level that is interconnected.Type: GrantFiled: June 16, 2017Date of Patent: May 21, 2019Assignee: Intel CorporationInventors: Patrick Morrow, Kimin Jun, M. Clair Webb, Donald W. Nelson
-
Publication number: 20190115257Abstract: Gate contact structures disposed over active portions of gates and methods of forming such gate contact structures are described. For example, a semiconductor structure includes a substrate having an active region and an isolation region. A gate structure has a portion disposed above the active region and a portion disposed above the isolation region of the substrate. Source and drain regions are disposed in the active region of the substrate, on either side of the portion of the gate structure disposed above the active region. A gate contact structure is disposed on the portion of the gate structure disposed above the active region of the substrate.Type: ApplicationFiled: December 13, 2018Publication date: April 18, 2019Inventors: Abhijit Jayant PETHE, Tahir GHANI, Mark BOHR, Clair WEBB, Harry GOMEZ, Annalisa CAPPELLANI
-
Publication number: 20190080288Abstract: A system for investigative analysis.Type: ApplicationFiled: August 24, 2018Publication date: March 14, 2019Inventors: James DANIELS, Glen WOODEN, Aryk MOORE, Michael PAYNE, Jill St.Clair WEBB, Jared HALPER
-
Patent number: 10192783Abstract: Gate contact structures disposed over active portions of gates and methods of forming such gate contact structures are described. For example, a semiconductor structure includes a substrate having an active region and an isolation region. A gate structure has a portion disposed above the active region and a portion disposed above the isolation region of the substrate. Source and drain regions are disposed in the active region of the substrate, on either side of the portion of the gate structure disposed above the active region. A gate contact structure is disposed on the portion of the gate structure disposed above the active region of the substrate.Type: GrantFiled: September 15, 2016Date of Patent: January 29, 2019Assignee: Intel CorporationInventors: Abhijit Jayant Pethe, Tahir Ghani, Mark Bohr, Clair Webb, Harry Gomez, Annalisa Cappellani