Patents by Inventor Clark R. Williams
Clark R. Williams has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 6249488Abstract: A low power timekeeping system utilizes a state machine to first read seconds stored in a RAM and update seconds and then determine if the minutes requires updating. If the minutes do not require updating then the sequencer stops operation until the next update cycle. Similarly, the minutes, hours, days of the week, date of the month, month, and year are updated only as needed in each update cycle thereby lowering the power requirement needed by the timekeeping system.Type: GrantFiled: January 28, 1997Date of Patent: June 19, 2001Assignee: Dallas Semiconductor CorporationInventors: Clark R. Williams, William J. Podkowa
-
Patent number: 6118690Abstract: A dual storage cell memory includes an array of dual storage cells, each of the dual storage cells containing a first memory cell and a second memory cell. The first and second memory cells are well known six-transistor static memory cells with the addition of transfer circuitry for transferring data directly from the internal data nodes of each of the memory cells to its corresponding complementary memory cell without requiring the use of the enable transistors or the bit lines associated with each of the dual storage cells.Type: GrantFiled: November 27, 1995Date of Patent: September 12, 2000Assignee: Dallas Semiconductor CorporationInventors: Ching-Lin Jiang, Clark R. Williams
-
Patent number: 5629907Abstract: A low power timekeeping system utilizes a state machine to first read seconds stored in a RAM and update seconds and then determine if the minutes requires updating. If the minutes do not require updating then the sequencer stops operation until the next update cycle. Similarly, the minutes, hours, days of the week, date of the month, month, and year are updated only as needed in each update cycle thereby lowering the power requirement needed by the timekeeping system.Type: GrantFiled: December 13, 1995Date of Patent: May 13, 1997Assignee: Dallas Semiconductor CorporationInventors: Clark R. Williams, William J. Podkowa
-
Patent number: 5532958Abstract: A dual storage cell memory includes an array of dual storage cells, each of the dual storage cells containing a first memory cell and a second memory cell. The first and second memory cells are well known six-transistor static memory cells with the addition of transfer circuitry for transferring data directly from the internal data nodes of each of the memory cells to its corresponding complementary memory cell without requiring the use of the enable transistors or the bit lines associated with each of the dual storage cells.Type: GrantFiled: November 24, 1993Date of Patent: July 2, 1996Assignee: Dallas Semiconductor Corp.Inventors: Ching-Lin Jiang, Clark R. Williams
-
Patent number: 5517447Abstract: An integrated circuit, in which some areas of the chip are powered from battery, but at least two other areas of the chip can draw power from independent on-chip power-storage capacitors (which are diode-isolated to accumulate charge from an external signal line). The signal line's input buffer draws power from one capacitor, and the decoder logic draws power from another. Thus, even if the first capacitor is depleted by the signal line's staying in the high-current regime, it will be powered up again when the signal line is again driven high; and the charge stored in the second capacitor will permit the decoding logic to operate. Preferably the second capacitor also powers circuitry which encodes a unique serial number for the chip. Thus, even after the battery has died, the chip can be interrogated to ascertain its unique serial number.Type: GrantFiled: March 14, 1994Date of Patent: May 14, 1996Assignee: Dallas Semiconductor CorporationInventors: Michael L. Bolan, Clark R. Williams
-
Patent number: 5487096Abstract: An integrated circuit which includes not only a real time clock, but also an elapsed time counter, and a third counter. The elapsed time counter measures the total number of seconds during which a system has been powered up. The third counter is a "cycle counter," which measures the number of times a power cycle (power-up and power-down) has occurred. Thus, by reading the cycle counter and the elapsed time indicator, the general power history of a system can readily be determined, even if the system itself has totally failed. This integrated circuit is battery backed, and is advantageously combined with a system for which power history must be maintained.Type: GrantFiled: June 14, 1994Date of Patent: January 23, 1996Assignee: Dallas Semiconductor CorporationInventors: Ronald W. Pearson, Kevin E. Deierling, Clark R. Williams
-
Patent number: 5483176Abstract: A timekeeping integrated circuit with devices partitioned into areas with different power supplies and level translators between the areas; the level translators use a memory cell for isolation and to shorten the signal active time for low power consumption. Also a one-wire communication port with low power input buffers may be used to detect very slowly varying voltages. The input buffers include staged decreasing resistors as a power dissipation limitation.Type: GrantFiled: February 9, 1993Date of Patent: January 9, 1996Assignee: Dallas Semiconductor CorporationInventors: Louis Rodriguez, Clark R. Williams, Bradley M. Harrington
-
Patent number: 5299156Abstract: A dual storage cell memory includes an array of dual storage cells, each of the dual storage cells containing a first memory cell and a second memory cell. The first and second memory cells are well known six-transistor static memory cells with the addition of transfer circuitry for transferring data directly from the internal data nodes of each of the memory cells to its corresponding complementary memory cell without requiring the use of the enable transistors or the bit lines associated with each of the dual storage cells.Type: GrantFiled: June 25, 1990Date of Patent: March 29, 1994Assignee: Dallas Semiconductor Corp.Inventors: Ching-Lin Jiang, Clark R. Williams
-
Patent number: 5297099Abstract: An integrated circuit, in which some areas of the chip are powered from battery, but at least two other areas of the chip can draw power from independent on-chip power-storage capacitors (which are diode-isolated to accumulate charge from an external signal line). The signal line's input buffer draws power from one capacitor, and the decoder logic draws power from another. Thus, even if the first capacitor is depleted by the signal line's staying in the high-current regime, it will be powered up again when the signal line is again driven high; and the charge stored in the second capacitor will permit the decoding logic to operate. Preferably the second capacitor also powers circuitry which encodes a unique serial number for the chip. Thus, even after the battery has died, the chip can be interrogated to ascertain its unique serial number.Type: GrantFiled: July 10, 1991Date of Patent: March 22, 1994Assignee: Dallas Semiconductor Corp.Inventors: Michael L. Bolan, Clark R. Williams
-
Patent number: 5287018Abstract: A dynamic PLA timing circuit in a PLA ROM includes a PLA line and the address section only of another PLA line. The address section of the first PLA line is connected to the true address lines and the address section of the other PLA line is connected to the complementary address lines. Shorting bars connecting the two PLA lines are formed around each pair of true and complementary address lines such that a conductive path is formed through the address sections for any address into the ROM. The data section is connected to the gates of every data transistor. However, the drains of all but one of the data transistors are not connected to their associated data line. The data line that is connected to the associated data transistor forms the output terminal of the timing circuit.Type: GrantFiled: February 16, 1993Date of Patent: February 15, 1994Assignee: Dallas Semiconductor CorporationInventors: Clark R. Williams, William J. Podkowa
-
Patent number: 5267222Abstract: A low power timekeeping system utilizes a state machine to first read seconds stored in a RAM and update seconds and then determine if the minutes requires updating. If the minutes do not require updating then the sequencer stops operation until the next update cycle. Similarly, the minutes, hours, days of the week, date of the month, month, and year are updated only as needed in each update cycle thereby lowering the power requirement needed by the timekeeping system.Type: GrantFiled: June 18, 1991Date of Patent: November 30, 1993Assignee: Dallas Semiconductor Corp.Inventors: Clark R. Williams, William J. Podkowa
-
Patent number: 5197142Abstract: Arbitration logic is provided to receive conflicts between a timekeeping system and a user system which share a common memory. The common memory is comprised of an array of dual memory cells, each of which has a timekeeping cell and a user cell and circuitry for transferring data from the timekeeping cell to the user cell or from the user cell to the timekeeping cell. User data is written into the user cells when it is available and immediately thereafter is transferred from the user cells to the timekeeping cells. Data from the timekeeping system is inhibited from being written into the timekeeping cells if, during the present update cycle of the timekeeping system, the user writes data into the common memory.Type: GrantFiled: January 22, 1991Date of Patent: March 23, 1993Assignee: Dallas Semiconductor Corp.Inventors: Clark R. Williams, William J. Podkowa
-
Patent number: 5175699Abstract: An integrated circuit timekeeper, which uses a hybrid hardware/software architecture, wherein the least significant bits are updated in hardware and the more significant bits are updated in software. This hybrid architecture provides improved power efficiency, layout efficiency, and flexibility in reconfiguration.Type: GrantFiled: October 28, 1988Date of Patent: December 29, 1992Assignee: Dallas Semiconductor Corp.Inventors: William J. Podkowa, Clark R. Williams
-
Patent number: 5162757Abstract: A low-power crystal-controlled CMOS oscillator wherein a long and wide additional transistor is provided in the first stage of the output amplifier. This prevents the output amplifier from diverting too much current from the primary amplifier stage during startup.Type: GrantFiled: March 27, 1990Date of Patent: November 10, 1992Inventors: Clark R. Williams, Ching-Lin Jiang
-
Patent number: 5150079Abstract: A low-power crystal-controlled CMOS oscillator wherein a long and wide additional transistor is provided in the first stage of the output amplifier. This prevents the output amplifier from diverting too much current from the primary amplifier stage during start-up.Type: GrantFiled: June 18, 1991Date of Patent: September 22, 1992Assignee: Dallas Semiconductor CorporationInventors: Clark R. Williams, Ching-Lin Jiang
-
Patent number: 5050113Abstract: A low power timekeeping system utilizes a state machine to first read seconds stored in a RAM and update seconds and then determine if the minutes requires updating. If the minutes do not require updating then the sequencer stops operation until the next update cycle. Similarly, the minutes, hours, days of the week, date of the month, month, and year are updated only as needed in each update cycle thereby lowering the power requirement needed by the timekeeping system.Type: GrantFiled: June 17, 1988Date of Patent: September 17, 1991Assignee: Dallas Semiconductor CorporationInventors: William J. Podkowa, Clark R. Williams
-
Patent number: 4959646Abstract: A dynamic PLA timing circuit in a PLA ROM includes a first PLA line and the address section only of another PLA line. The address section of the first PLA line is connected to the true address lines and the address section of the other PLA line is connected to the complementary address lines. Shorting bars connecting the two PLA lines are formed around each pair of true and complementary address lines such that a conductive path is formed through the address sections for any address into the ROM. The data section is connected to the gates of every data transistor. However, the drains of all but one of the data transistors are not connected to their associated data line. The data line that is connected to the associated data transistor forms the output terminal of the timing circuit.Type: GrantFiled: June 17, 1988Date of Patent: September 25, 1990Assignee: Dallas Semiconductor CorporationInventors: William J. Podkowa, Clark R. Williams
-
Patent number: 4912435Abstract: A low-power crystal-controlled CMOS oscillator wherein a long and wide additional transistor is provided in the first stage of the output amplifier. This prevents the output amplifier from diverting too much current from the primary amplifier stage during start-up.Type: GrantFiled: September 7, 1989Date of Patent: March 27, 1990Assignee: Dallas Semiconductor CorporationInventors: Clark R. Williams, Ching-Lin Jiang
-
Patent number: 4876465Abstract: A sense circuit for sensing the transition of an input signal from a first logic state to a second logic state and making a corresponding logic transition on the output at a higher slew rate includes a first buffer stage having a complementary pair of transistors consisting of P-channel transistor (34) and N-channel transistor (32) having the drains thereof isolated by N-channel transistor (26). A precharge signal is connected to the gates of the transistors (34) and (32) to turn on transistor (32) and pull the drain thereof low. The drain of transistor (32) is connected to the gate of N-channel transistor (36). The P-channel transistor (26) is connected to an input signal and is operable to connect the drain of transistor (34) to the gate of transistor (36) when transistor (32) is turned off. This results in a node (38) being pulled from a high logic voltage to a low logic voltage when the input signal falls one V.sub.T below the source of transistor (26).Type: GrantFiled: June 17, 1988Date of Patent: October 24, 1989Assignee: Dallas Semiconductor CorporationInventors: William J. Podkowa, Clark R. Williams
-
Patent number: 4873665Abstract: A dual storage cell memory includes an array of dual storage cells, each of the dual storage cells containing a first memory cell and a second memory cell. The first and second memory cells are well known six-transistor static memory cells with the addition of transfer circuitry for transferring data directly from the internal data nodes of each of the memory cells to its corresponding complementary memory cell without requiring the use of the enable transistors or the bit lines associated with each of the dual storage cells.Type: GrantFiled: June 7, 1988Date of Patent: October 10, 1989Assignee: Dallas Semiconductor CorporationInventors: Ching-Lin Jiang, Clark R. Williams