Patents by Inventor Clayton E. Schneider, Jr.

Clayton E. Schneider, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140298277
    Abstract: Various embodiments of methods of designing an integrated circuit (IC). One embodiment of one such method includes: (1) generating a functional IC design, (2) determining a target clock rate for the functional IC design, (3) synthesizing a netlist from the functional IC design that meets the target clock rate, (4) determining a performance/power ratio from the netlist, (5) attempting to increase the performance/power ratio by changing at least one of a speed, an area and a power consumption in at least some noncritical paths in the netlist, and (6) implementing a layout of the IC from the netlist.
    Type: Application
    Filed: June 16, 2014
    Publication date: October 2, 2014
    Inventors: James C. Parker, Clayton E. Schneider, JR., Prasad Subbarao, Vishwas M. Rao, Gregory W. Sheets
  • Patent number: 8806408
    Abstract: Various embodiments of methods of designing an integrated circuit (IC). One embodiment of one such method includes: (1) generating a functional design for the IC, (2) determining performance objectives for the IC, (3) determining an optimization target voltage for the IC, (4) determining whether the IC needs voltage scaling to achieve the performance objectives at the optimization target voltage and, if so, whether the IC is to employ static voltage scaling or adaptive voltage scaling, (5) using the optimization target voltage to implement a layout from the functional IC design that meets the performance objectives and (6) performing a timing signoff of the layout at the optimization target voltage.
    Type: Grant
    Filed: February 3, 2009
    Date of Patent: August 12, 2014
    Assignee: Agere Systems Inc.
    Inventors: James C. Parker, Vishwas M. Rao, Clayton E. Schneider, Jr., Gregory W. Sheets, Prasad Subbarao
  • Patent number: 8694940
    Abstract: A system and method for designing circuits, such as integrated circuits, that allow a designer to employ mixed cell libraries. In one embodiment, the system includes: (1) a cell placement EDA tool configured to transform a logical circuit representation into a physical circuit representation by placing cells from mixed cell libraries into clusters corresponding to the mixed cell libraries and (2) an interconnect routing EDA tool associated with the cell placement EDA tool and configured to route interconnects in buffer zones separating the clusters.
    Type: Grant
    Filed: July 11, 2012
    Date of Patent: April 8, 2014
    Assignee: LSI Corporation
    Inventors: William R. Griesbach, Clayton E. Schneider, Jr.
  • Publication number: 20140019932
    Abstract: A system and method for designing circuits, such as integrated circuits, that allow a designer to employ mixed cell libraries. In one embodiment, the system includes: (1) a cell placement EDA tool configured to transform a logical circuit representation into a physical circuit representation by placing cells from mixed cell libraries into clusters corresponding to the mixed cell libraries and (2) an interconnect routing EDA tool associated with the cell placement EDA tool and configured to route interconnects in buffer zones separating the clusters.
    Type: Application
    Filed: July 11, 2012
    Publication date: January 16, 2014
    Inventors: William R. Griesbach, Clayton E. Schneider, JR.
  • Patent number: 7712066
    Abstract: A power switching circuit is provided for use in an integrated circuit including at least a first voltage rail and a second voltage rail. The power switching circuit includes at least one MOS device having a first source/drain adapted for connection to the first voltage rail, a second source/drain adapted for connection to the second voltage rail, and a gate adapted for receiving a control signal. The MOS device selectively connects the first voltage rail to the second voltage rail in response to the control signal. The first and second voltage rails form a grid overlying the power switching circuit, the first and second voltage rails being formed in different planes relative to one another. The connection between the power switching circuit and the first voltage rail is made at an interface between the first and voltage rails.
    Type: Grant
    Filed: December 29, 2005
    Date of Patent: May 4, 2010
    Assignee: Agere Systems, Inc.
    Inventors: Martin J. Gasper, Jr., James C. Parker, Clayton E. Schneider, Jr.
  • Publication number: 20100026378
    Abstract: Various embodiments of methods of designing an integrated circuit (IC). One embodiment of one such method includes: (1) generating a functional design for the IC, (2) determining performance objectives for the IC, (3) determining an optimization target voltage for the IC, (4) determining whether the IC needs voltage scaling to achieve the performance objectives at the optimization target voltage and, if so, whether the IC is to employ static voltage scaling or adaptive voltage scaling, (5) using the optimization target voltage to implement a layout from the functional IC design that meets the performance objectives and (6) performing a timing signoff of the layout at the optimization target voltage.
    Type: Application
    Filed: February 3, 2009
    Publication date: February 4, 2010
    Applicant: Agere Systems, Inc.
    Inventors: James C. Parker, Vishwas M. Rao, Clayton E. Schneider, JR., Gregory W. Sheets, Prasad Subbarao
  • Patent number: 4506165
    Abstract: Set-Reset Master-Slave Flip-Flop circuitry uses a feedback circuit connected to a circuitry output terminal and to set and reset input terminals to limit the effect of spurious signals such that only signals applied to set and reset terminals which are of the appropriate state at least prior to and during the transition of a clock signal from the low to the high state cause the output terminals of the Flip-Flop to be set to or maintained in preselected levels.
    Type: Grant
    Filed: June 30, 1982
    Date of Patent: March 19, 1985
    Assignee: AT&T Bell Laboratories
    Inventors: Surender K. Gulati, Clayton E. Schneider, Jr.