Patents by Inventor Colin Hatchard

Colin Hatchard has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6495393
    Abstract: The present invention is a method for providing chip scale package. The method of the present invention includes providing a die with a first side, a second side, and a plurality of edges; applying a substance which protects against electrostatic discharge to the first side of the die and to the plurality of edges; and providing components on the second side of the die. The method of the present invention protects the chip scale package from electrostatic discharges. Markings may also be placed on the substance without damaging the chip in the package.
    Type: Grant
    Filed: April 17, 2001
    Date of Patent: December 17, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Richard C. Blish, II, Colin Hatchard, Ian Morgan
  • Publication number: 20020046855
    Abstract: Aspects for easing separation of an integrated circuit device during removal of the integrated circuit device from a device package are described. In an exemplary method aspect, the method includes removing underfill material between the integrated circuit device and the device package with an ultrasonic acid wash. The method further includes performing device extraction to remove the integrated circuit device from the device package.
    Type: Application
    Filed: March 18, 1999
    Publication date: April 25, 2002
    Inventors: COLIN HATCHARD, DANIEL YIM
  • Patent number: 6331735
    Abstract: The present invention is a method for providing chip scale package. The method of the present invention includes providing a die with a first side, a second side, and a plurality of edges; applying a substance which protects against electrostatic discharge to the first side of the die and to the plurality of edges; and providing components on the second side of the die. The method of the present invention protects the chip scale package from electrostatic discharges. Markings may also be placed on the substance without damaging the chip in the package.
    Type: Grant
    Filed: September 25, 1998
    Date of Patent: December 18, 2001
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Richard C. Blish, II, Colin Hatchard, Ian Morgan
  • Patent number: 6320266
    Abstract: Aspects for supporting thinning of a flip-chip device with reduced risk of breakage are described. An exemplary apparatus aspect includes a multi-layer integrated circuit device oriented in a flip-chip orientation, and a support substrate transparent to a light source of a predetermined wavelength. The apparatus further includes an adhesive, the adhesive affixing the multi-layer integrated circuit device to the support structure during thinning of the multi-layer integrated circuit device from a backside and sufficiently releasing the multi-layer integrated circuit device when exposed to the light source of the predetermined wavelength through the support substrate after thinning is completed to reduce breakage risk for the thinned multi-layer integrated circuit device.
    Type: Grant
    Filed: March 18, 1999
    Date of Patent: November 20, 2001
    Assignee: Advanced Micro Devices, Inc.
    Inventor: Colin Hatchard
  • Publication number: 20010039073
    Abstract: The present invention is a method for providing chip scale package. The method of the present invention includes providing a die with a first side, a second side, and a plurality of edges; applying a substance which protects against electrostatic discharge to the first side of the die and to the plurality of edges; and providing components on the second side of the die. The method of the present invention protects the chip scale package from electrostatic discharges. Markings may also be placed on the substance without damaging the chip in the package.
    Type: Application
    Filed: April 17, 2001
    Publication date: November 8, 2001
    Inventors: Richard C. Blish, Colin Hatchard, Ian Morgan
  • Patent number: 6181017
    Abstract: A system and method for marking a chip-scale package is disclosed. In one aspect, the chip-scale package includes a semiconductor die. The semiconductor die has an exposed portion substantially surrounded by the first coating. In this aspect, the method and system include applying a second coating to a first portion of the first coating and marking the second coating. The first coating is not completely penetrated by the marking. In a second aspect, the method and system include providing a chip-scale package. In this aspect, the method and system comprise providing a substrate, providing a semiconductor die coupled to a substrate, and providing a first coating. The semiconductor die has an exposed portion. The exposed portion is substantially surrounded by the first coating. In this aspect, the method and system further include providing a second coating substantially covering a first portion of the first coating. The second coating has a plurality of markings therein.
    Type: Grant
    Filed: April 14, 1999
    Date of Patent: January 30, 2001
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Colin Hatchard, Richard C. Blish, II, Daniel Yim
  • Patent number: 6049465
    Abstract: The present invention provides a microprocessor, the microprocessor having a substrate with a first and a second side, the first and second sides being on opposite sides of the substrate. The microprocessor includes decoupling capacitors on the first side of the substrate; cache circuitry on the first side of the substrate; logic circuitry on the second side of the substrate; and a signal carrying means including a carrier substrate and wire bonds for carrying signals between the logic and cache circuitry.
    Type: Grant
    Filed: September 25, 1998
    Date of Patent: April 11, 2000
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Richard C. Blish, II, Colin Hatchard, David Edward Lewis