Patents by Inventor Congqing Xiong

Congqing Xiong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230268891
    Abstract: This description relates, generally, to protecting a circuit from an input voltage. Various examples include an apparatus including one or more circuits to draw current from, or provide current to, a pair of connectors for an input circuit. The connectors may be for electrical coupling to first and second terminals of a twisted pair. The one or more circuits may be at least partially responsive to positive and negative biasing signals. The apparatus may additionally include an operational amplifier to generate the positive and negative biasing signals. The operational amplifier may include: a first input terminal at least partially responsive to a reference voltage and a second input terminal at least partially responsive to a common-mode voltage of the input circuit. Related systems and methods are also disclosed.
    Type: Application
    Filed: May 19, 2022
    Publication date: August 24, 2023
    Inventors: Henry Liang, Hongming An, James Ho, Congqing Xiong
  • Patent number: 11074209
    Abstract: Circuitry of a physical layer for interfacing with a communication bus of a wired local area network is disclosed. The circuitry includes a variable delay driver operably coupled to a communication bus. The communication bus includes a shared transmission medium. The variable delay driver is configured to control a slew rate of a driven transmit signal at the driver output. The circuitry also includes receiver circuitry operably coupled to the communication bus. The circuitry further includes a common mode dimmer operably coupled to the receiver circuitry and the communication bus. The common mode dimmer is configured to protect the receiver circuitry from common mode interference.
    Type: Grant
    Filed: September 30, 2019
    Date of Patent: July 27, 2021
    Assignee: Microchip Technology Incorporated
    Inventors: Hongming An, James Ho, Congqing Xiong, Henry Liang, John Junling Zang
  • Publication number: 20210055963
    Abstract: Circuitry for detecting valid signals on a single pair Ethernet bus and related systems are described. Also described are circuits and related systems for wake detection at a physical layer of a network segment, and in some embodiments, wake detection circuitry may include, or use, the signal detection circuitry. In some cases, a low frequency clock generator may be used to clock wake detection circuitry, including during low power modes of operation. In some cases, the low frequency clock generator may be enabled or disabled, selectively, to limit power consumption.
    Type: Application
    Filed: October 2, 2019
    Publication date: February 25, 2021
    Inventors: Hongming An, John Junling Zang, Henry Liang, Thor Xia, Congqing Xiong
  • Publication number: 20210056060
    Abstract: Circuitry of a physical layer for interfacing with a communication bus of a wired local area network is disclosed. The circuitry includes a variable delay driver operably coupled to a communication bus. The communication bus includes a shared transmission medium. The variable delay driver is configured to control a slew rate of a driven transmit signal at the driver output. The circuitry also includes receiver circuitry operably coupled to the communication bus. The circuitry further includes a common mode dimmer operably coupled to the receiver circuitry and the communication bus. The common mode dimmer is configured to protect the receiver circuitry from common mode interference.
    Type: Application
    Filed: September 30, 2019
    Publication date: February 25, 2021
    Inventors: Hongming An, James Ho, Congqing Xiong, Henry Liang, John Junling Zang
  • Patent number: 8775856
    Abstract: Various techniques are provided to generate a plurality of reference clock signals using a single reference clock signal generator. In one example, a clock signal generation system includes a reference clock signal generator adapted to provide a reference clock signal. The system also includes a plurality of dividers adapted to divide the reference clock signal using different ratios to provide a plurality of communication port clock signals. The system also includes a plurality of different communication ports adapted to receive the communication port clock signals and adapted to operate in accordance with different communication protocols using the communication port clock signals.
    Type: Grant
    Filed: March 10, 2010
    Date of Patent: July 8, 2014
    Assignee: SMSC Holdings S.A.R.L.
    Inventors: Hongming An, Jun Ye, Christopher Thomas, CongQing Xiong
  • Patent number: 8489781
    Abstract: Various techniques are provided to facilitate a detection system to detect a presence of an externally coupled receiver device, such as a universal serial bus (USB) device. In one example, the system generates a reference current and passes the reference current via a conductor to a shared buffer circuit. The shared buffer circuit is adapted to selectively pass the reference current or a communication signal to the externally coupled receiver device. The system switches between a detect mode where the reference current is provided to the externally coupled receiver device and between a communicate mode where the reference current is blocked and the communication signal is provided to the externally coupled receiver device. The system monitors a voltage value of the conductor and the system monitors a time for the voltage value to reach a pre-determined threshold value in response to the reference current. The system detects a presence of the externally coupled receiver device based on the monitored time.
    Type: Grant
    Filed: March 10, 2010
    Date of Patent: July 16, 2013
    Assignee: SMSC Holdings S.A.R.L.
    Inventors: Hongming An, CongQing Xiong, Heng Wang
  • Patent number: 8432981
    Abstract: Various techniques are provided to detect a state of a communication signal. In one example, a method of detecting a state of a signal includes receiving a differential communication signal comprising a positive portion and a complementary negative portion. The method also includes generating a common mode voltage signal from the positive portion and the negative portion of the communication signal. The method also includes rectifying the positive portion and the negative portion of the communication signal to provide a rectified signal. The method also includes comparing the common mode voltage, signal with the rectified signal. The method also includes generating a high frequency detect signal in response to the comparing. The method also includes determining whether the communication signal is in an idle state or a high frequency state based on the high frequency detect signal.
    Type: Grant
    Filed: March 10, 2010
    Date of Patent: April 30, 2013
    Assignee: SMSC Holdings S.A.R.L.
    Inventors: Hongming An, Wei Fu, CongQing Xiong, James Ho
  • Patent number: 8391420
    Abstract: Various techniques are provided to detect a state of a communication signal. In one example, a method of detecting a state of a signal includes receiving a differential communication signal comprising a positive portion and a complementary negative portion. The method also includes filtering the positive portion of the communication signal through a first low pass filter to provide a filtered positive portion of the communication signal. The method also includes filtering the negative portion of the communication signal through a second low pass filter to provide a filtered negative portion of the communication signal. The method also includes comparing the filtered positive portion of the communication signal with an internal reference voltage. The method also includes comparing the filtered negative portion of the communication signal with the internal reference voltage.
    Type: Grant
    Filed: March 10, 2010
    Date of Patent: March 5, 2013
    Assignee: SMSC Holdings S.a.r.l.
    Inventors: Hongming An, Wei Fu, CongQing Xiong, James Ho
  • Patent number: 7990296
    Abstract: Techniques are provided to serialize and delay parallel input data signals and are particularly useful for low power applications. In one example, a device includes a plurality of data input ports adapted to receive N parallel single-ended input data signals, and a clock input port adapted to receive a clock signal substantially synchronized with the parallel single-ended input data signals. The device also includes a cell adapted to serialize the parallel single-ended input data signals to provide N/2 first serial differential output data signals in response to the clock signal, delay the parallel single-ended input data signals, and serialize the delayed parallel single-ended input data signals to provide N/2 delayed second serial differential output data signals in response to the clock signal. The delayed second serial differential output data signals are delayed relative to the first serial differential output data signals. The device also includes a plurality of output ports.
    Type: Grant
    Filed: March 10, 2010
    Date of Patent: August 2, 2011
    Assignee: SMSC Holdings S.a.r.l.
    Inventors: Heng Wang, Hongming An, CongQing Xiong
  • Patent number: 6492845
    Abstract: A current sense amplifier including a transconductance amplifier to measure a current passing through a sense resistor and generate a reference current indicative of the measured current. A current mirror circuit is connected to the transconductance amplifier and receives the reference current for amplification to generate an amplified output current. A cascode circuit is connected serially to the current mirror circuit to boost an output impedance for the amplifier at the output of the generated amplified output current. The current mirror circuit and cascode circuit of the current sense amplifier are each formed from a pair of transistors sharing a common control node, with the transistors realized using with bipolar or MOS technology.
    Type: Grant
    Filed: December 27, 2001
    Date of Patent: December 10, 2002
    Assignee: Shenzhen STS Microelectronics Co. Ltd.
    Inventors: Weiguo Ge, Congqing Xiong
  • Publication number: 20020180489
    Abstract: A current sense amplifier including a transconductance amplifier to measure a current passing through a sense resistor and generate a reference current indicative of the measured current. A current mirror circuit is connected to the transconductance amplifier and receives the reference current for amplification to generate an amplified output current. A cascode circuit is connected serially to the current mirror circuit to boost an output impedance for the amplifier at the output of the generated amplified output current. The current mirror circuit and cascode circuit of the current sense amplifier are each formed from a pair of transistors sharing a common control node, with the transistors realized using with bipolar or MOS technology.
    Type: Application
    Filed: December 27, 2001
    Publication date: December 5, 2002
    Applicant: STMicroelectronics, Inc.
    Inventors: Weiguo Ge, Congqing Xiong