Patents by Inventor Csaba Kelemen
Csaba Kelemen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11592892Abstract: A data processing apparatus includes a plurality of power domains controlled by respective power control signals PCS. Power control circuitry includes mapping circuitry which maps a plurality of power status signals PSS indicative of the power status of respective power domains, and received from those power domains, to form the power control signals which are then supplied power domains. The mapping circuitry may be controlled by mapping parameters stored within a memory mapped array. The mapping parameters may specify that a given power control signal is either sensitive or insensitive to the power status of a particular other power domain within the data processing apparatus-2. The mapping parameters may be fixed or software programmable.Type: GrantFiled: May 12, 2017Date of Patent: February 28, 2023Assignee: Arm LimitedInventors: Seow Chuan Lim, Dominic William Brown, Christopher Vincent Severino, Gergely Kiss, Csaba Kelemen
-
Patent number: 11513574Abstract: A system and method are provided for controlling a reset procedure. The system has a plurality of power domains, where each power domain comprises a plurality of components, and a plurality of power controllers, wherein each power controller has at last one associated power domain and is arranged to control a supply of power to each associated power domain. The plurality of power controllers are arranged in a hierarchical arrangement comprising two or more hierarchical levels. A given power controller at a given hierarchical level is arranged to implement a reset procedure requiring a reset to be performed in a given reset domain, where the given reset domain comprises at least a subset of the components provided in multiple power domains associated with multiple power controllers provided in at least one hierarchical level below the given hierarchical level.Type: GrantFiled: February 12, 2020Date of Patent: November 29, 2022Assignee: Arm LimitedInventors: Csaba Kelemen, Gergely Kiss, Balázs Mészáros
-
Patent number: 11275426Abstract: A system and method are provided for controlling power mode transitions. The system has a plurality of power domains, where each power domain has one or more components, and a plurality of power controllers, where each power domain is associated with one of the power controllers. For each power domain, the associated power controller controls transition of that power domain between a plurality of power modes. The power controllers are connected by communication links in order to implement a hierarchical relationship between the power controllers that comprises two or more hierarchical levels. Each power controller other than a highest level power controller in the hierarchical relationship is connected by a communication link to an associated higher level power controller at a higher hierarchical level in the hierarchical relationship.Type: GrantFiled: February 14, 2020Date of Patent: March 15, 2022Assignee: Arm LimitedInventors: Gergely Kiss, Balázs Mészáros, Csaba Kelemen
-
Publication number: 20210255690Abstract: The system has a plurality of power domains, where each power domain has one or more components, and a plurality of power controllers, where each power domain is associated with one of the power controllers. For each power domain, the associated power controller controls transition of that power domain between a plurality of power modes. The power controllers are connected by communication links in order to implement a hierarchical relationship between the power controllers that comprises two or more hierarchical levels. Each power controller other than a highest level power controller in the hierarchical relationship is connected by a communication link to an associated higher level power controller at a higher hierarchical level in the hierarchical relationship. Each given power controller is arranged to implement a power mode transition policy in order to control transition of the associated power domain between the plurality of power modes.Type: ApplicationFiled: February 14, 2020Publication date: August 19, 2021Inventors: Gergely KISS, Balázs MÉSZÁROS, Csaba KELEMEN
-
Publication number: 20210247825Abstract: A system and method are provided for controlling a reset procedure. The system has a plurality of power domains, where each power domain comprises a plurality of components, and a plurality of power controllers, wherein each power controller has at last one associated power domain and is arranged to control a supply of power to each associated power domain. The plurality of power controllers are arranged in a hierarchical arrangement comprising two or more hierarchical levels. A given power controller at a given hierarchical level is arranged to implement a reset procedure requiring a reset to be performed in a given reset domain, where the given reset domain comprises at least a subset of the components provided in multiple power domains associated with multiple power controllers provided in at least one hierarchical level below the given hierarchical level.Type: ApplicationFiled: February 12, 2020Publication date: August 12, 2021Inventors: Csaba KELEMEN, Gergely KISS, Balázs MÉSZÁROS
-
Patent number: 10775862Abstract: An integrated circuit (2) has first and second domains (4). The first domain has a power controller (22) to control the power state of at least one device (20) in the second domain based on power management signals exchanged on a power management channel (24) between the first and second domains A reset isolation bridge (40) is provided on the power management channel (24) between the first and second domains (4). The bridge (40) has first and second interfaces (42, 44) to exchange the power management signals with the first and second domains respectively. Isolating circuitry (46) is provided in the bridge (40) to respond to a reset indication (8) indicating reset of one of the first and second domains, to isolate state transitions of the power management signals at the first and second interfaces (42, 44) from each other.Type: GrantFiled: July 10, 2018Date of Patent: September 15, 2020Assignee: ARM LimitedInventors: Richard Andrew Paterson, Christopher Vincent Severino, Dominic William Brown, Seow Chuan Lim, Csaba Kelemen, Gergely Kiss
-
Publication number: 20200192447Abstract: An integrated circuit (2) has first and second domains (4). The first omain has a power controller (22) to control the power state of at least one device (20) in the second domain based on power management signals exchanged on a power management channel (24) between the first and second domains A reset isolation bridge (40) is provided on the power management channel (24) between the first and second domains (4). The bridge (40) has first and second interfaces (42, 44) to exchange the power management signals with the first and second domains respectively. Isolating circuitry (46) is provided in the bridge (40) to respond to a reset indication (8) indicating reset of one of the first and second domains, to isolate state transitions of the power management signals at the first and second interfaces (42, 44) from each other.Type: ApplicationFiled: July 10, 2018Publication date: June 18, 2020Inventors: Richard Andrew PATERSON, Christopher Vincent SEVERINO, Dominic William BROWN, Seow Chuan LIM, Csaba KELEMEN, Gergely KISS
-
Publication number: 20180004278Abstract: A data processing apparatus 2 includes a plurality of power domains controlled by respective power control signals PCS. Power control circuitry 22 includes mapping circuitry which maps a plurality of power status signals PSS indicative of the power status of respective power domains, and received from those power domains, to form the power control signals which are then supplied power domains. The mapping circuitry may be controlled by mapping parameters stored within a memory mapped array. The mapping parameters may specify that a given power control signal is either sensitive or insensitive to the power status of a particular other power domain within the data processing apparatus 2. The mapping parameters may be fixed or software programmable.Type: ApplicationFiled: May 12, 2017Publication date: January 4, 2018Inventors: Seow Chuan LIM, Dominic William BROWN, Christopher Vincent SEVERINO, Gergely KISS, Csaba Kelemen