Patents by Inventor Cyprian Emeka Uzoh

Cyprian Emeka Uzoh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9991231
    Abstract: An apparatus relates generally to an integrated circuit package. In such an apparatus, a package substrate has a first plurality of via structures extending from a lower surface of the package substrate to an upper surface of the package substrate. An die has a second plurality of via structures extending to a lower surface of the die. The lower surface of the die faces the upper surface of the package substrate in the integrated circuit package. The package substrate does not include a redistribution layer. The die and the package substrate are coupled to one another.
    Type: Grant
    Filed: August 11, 2016
    Date of Patent: June 5, 2018
    Assignee: Invensas Corporation
    Inventors: Charles G. Woychik, Cyprian Emeka Uzoh, Ron Zhang, Daniel Buckminster, Guilian Gao
  • Publication number: 20180130691
    Abstract: Methods and apparatuses for stacking devices in an integrated circuit assembly are provided. A tray for supporting multiple dies of a semiconductor material enables both topside processing and bottom side processing of the dies. The dies can be picked and placed for bonding on a substrate or on die stacks without flipping the dies, thereby avoiding particulate debris from the diced edges of the dies from interfering and contaminating the bonding process. In an implementation, a liftoff apparatus directs a pneumatic flow of gas to lift the dies from the tray for bonding to a substrate, and to previously bonded dies, without flipping the dies. An example system allows processing of both top and bottom surfaces of the dies in a single cycle in preparation for bonding, and then pneumatically lifts the dies up to a target substrate so that topsides of the dies bond to bottom sides of dies of the previous batch, in an efficient and flip-free assembly of die stacks.
    Type: Application
    Filed: June 21, 2017
    Publication date: May 10, 2018
    Applicant: Invensas Corporation
    Inventor: Cyprian Emeka Uzoh
  • Publication number: 20180124927
    Abstract: A contact pad includes a solder-wettable porous network (310) which wicks the molten solder (130) and thus restricts the lateral spread of the solder, thus preventing solder bridging between adjacent contact pads.
    Type: Application
    Filed: December 29, 2017
    Publication date: May 3, 2018
    Applicant: INVENSAS CORPORATION
    Inventors: Liang WANG, Rajesh KATKAR, Hong SHEN, Cyprian Emeka UZOH
  • Patent number: 9953957
    Abstract: A device with thermal control is presented. In some embodiments, the device includes a plurality of die positioned in a stack, each die including a chip, interconnects through a thickness of the chip, metal features of electrically conductive composition connected to the interconnects on a bottom side of the chip, and adhesive or underfill layer on the bottom side of the chip. At least one thermally conducting layer, which can be a pyrolytic graphite layer, a layer formed of carbon nanotubes, or a graphene layer, is coupled between a top side of one of the plurality of die and a bottom side of an adjoining die in the stack. A heat sink can be coupled to the thermally conducting layer.
    Type: Grant
    Filed: March 5, 2015
    Date of Patent: April 24, 2018
    Assignee: INVENSAS CORPORATION
    Inventors: Guilian Gao, Charles G. Woychik, Cyprian Emeka Uzoh, Liang Wang
  • Patent number: 9947618
    Abstract: In a microelectronic component having conductive vias (114) passing through a substrate (104) and protruding above the substrate, conductive features (120E.A, 120E.B) are provided above the substrate that wrap around the conductive vias' protrusions (114?) to form capacitors, electromagnetic shields, and possibly other elements. Other features and embodiments are also provided.
    Type: Grant
    Filed: June 9, 2017
    Date of Patent: April 17, 2018
    Inventors: Cyprian Emeka Uzoh, Charles G. Woychik, Arkalgud R. Sitaram, Hong Shen, Zhuowen Sun, Liang Wang, Guilian Gao
  • Publication number: 20180102331
    Abstract: An apparatus relating generally to a substrate is disclosed. In this apparatus, a post extends from the substrate. The post includes a conductor member. An upper portion of the post extends above an upper surface of the substrate. An exterior surface of the post associated with the upper portion is in contact with a dielectric layer. The dielectric layer is disposed on the upper surface of the substrate and adjacent to the post to provide a dielectric collar for the post. An exterior surface of the dielectric collar is in contact with a conductor layer. The conductor layer is disposed adjacent to the dielectric collar to provide a metal collar for the post, where a top surface of each of the conductor member, the dielectric collar and the metal collar have formed thereon a bond structure for interconnection of the metal collar and the conductor member.
    Type: Application
    Filed: December 4, 2017
    Publication date: April 12, 2018
    Applicant: Invensas Corporation
    Inventor: Cyprian Emeka Uzoh
  • Publication number: 20180096960
    Abstract: Representative implementations of devices and techniques provide interconnect structures and components for coupling various carriers, printed circuit board (PCB) components, integrated circuit (IC) dice, and the like, using tall and/or fine pitch physical connections. Multiple layers of conductive structures or materials are arranged to form the interconnect structures and components. Nonwettable barriers may be used with one or more of the layers to form a shape, including a pitch of one or more of the layers.
    Type: Application
    Filed: December 4, 2017
    Publication date: April 5, 2018
    Applicant: Invensas Corporation
    Inventors: Cyprian Emeka Uzoh, Rajesh Katkar
  • Patent number: 9905537
    Abstract: A method of forming a semiconductor package includes providing a substrate having one or more conductive elements disposed therein. Each conductive element extends from a first surface of the substrate toward a second surface of the substrate extending beyond the second surface. The second surface comprises one or more substrate regions not occupied by a conductive element. A first die is attached within a substrate region, and the first die is coupled to at least one of the conductive elements. The first die may be coupled to at least one of the conductive elements by a wire bond connection. Alternatively, an RDL is formed over the second surface, and the first die is coupled to at least one conductive element through the RDL. A second die may be attached to an outer surface of the RDL, and the second die is electrically coupled to the first die through the RDL.
    Type: Grant
    Filed: November 23, 2016
    Date of Patent: February 27, 2018
    Assignee: INVENSAS CORPORATION
    Inventor: Cyprian Emeka Uzoh
  • Patent number: 9905713
    Abstract: A method of and an apparatus for making a composite material is provided. The composite is able to be formed by mixing a binder and a physical property enhancing material to form a mixer. The binder is able to be pitch, such as mesophase pitch. The physical property enhancing material is able to be fiber glass. The mixer is able to be processed through a lamination process, stabilization/cross-link process, and carbonization. The composite material is able to be applied in the field of electronic components and green technology, such as a substrate of a photovoltaic cell.
    Type: Grant
    Filed: October 14, 2011
    Date of Patent: February 27, 2018
    Inventors: Cyprian Emeka Uzoh, Emeka Nchekwube
  • Patent number: 9893030
    Abstract: Microelectronic assemblies and methods for making the same are disclosed herein. In one embodiment, a method of forming a microelectronic assembly comprises assembling first and second components to have first major surfaces of the first and second components facing one another and spaced apart from one another by a predetermined spacing, the first component having first and second oppositely-facing major surfaces, a first thickness extending in a first direction between the first and second major surfaces, and a plurality of first metal connection elements at the first major surface, the second component having a plurality of second metal connection elements at the first major surface of the second component; and plating a plurality of metal connector regions each connecting and extending continuously between a respective first connection element and a corresponding second connection element opposite the respective first connection element in the first direction.
    Type: Grant
    Filed: July 18, 2016
    Date of Patent: February 13, 2018
    Assignee: Invensas Corporation
    Inventors: Cyprian Emeka Uzoh, Belgacem Haba, Charles G. Woychik, Michael Newman, Terrence Caskey
  • Patent number: 9888584
    Abstract: A contact pad includes a solder-wettable porous network (310) which wicks the molten solder (130) and thus restricts the lateral spread of the solder, thus preventing solder bridging between adjacent contact pads.
    Type: Grant
    Filed: November 16, 2015
    Date of Patent: February 6, 2018
    Assignee: Invensas Corporation
    Inventors: Liang Wang, Rajesh Katkar, Hong Shen, Cyprian Emeka Uzoh
  • Patent number: 9877487
    Abstract: Provided herein are systems, devices, methods, and compositions for suppressing a population of certain species of insects such as flies. Compositions comprising an anaerobically fermented biomass, a dye and a particulate matter, are disclosed, some of which are selective in attracting a harmful insect, and are biodegradable, non-toxic and environmentally friendly. Systems and methods for use of the compositions are described herein.
    Type: Grant
    Filed: July 17, 2014
    Date of Patent: January 30, 2018
    Assignee: EMEKATECH, LLC
    Inventors: Emeka J. Nchekwube, Cyprian Emeka Uzoh
  • Publication number: 20180019191
    Abstract: A solder connection may be surrounded by a solder locking layer (1210, 2210) and may be recessed in a hole (1230) in that layer. The recess may be obtained by evaporating a vaporizable portion (1250) of the solder connection. Other features are also provided.
    Type: Application
    Filed: September 26, 2017
    Publication date: January 18, 2018
    Applicant: INVENSAS CORPORATION
    Inventors: Cyprian Emeka UZOH, Rajesh Katkar
  • Patent number: 9871019
    Abstract: A microelectronic assembly includes a stack of microelectronic elements, e.g., semiconductor chips, each having a front surface defining a respective plane of a plurality of planes. A leadframe interconnect joined to a contact at a front surface of each chip may extend to a position beyond the edge surface of the respective microelectronic element. The chip stack is mounted to support element at an angle such that edge surfaces of the chips face a major surface of the support element that defines a second plane that is transverse to, i.e., not parallel to the plurality of parallel planes. The leadframe interconnects are electrically coupled at ends thereof to corresponding contacts at a surface of the support element.
    Type: Grant
    Filed: July 13, 2016
    Date of Patent: January 16, 2018
    Assignee: Invensas Corporation
    Inventors: Ashok S. Prabhu, Rajesh Katkar, Liang Wang, Cyprian Emeka Uzoh
  • Patent number: 9865675
    Abstract: In one embodiment, a method for making a 3D Metal-Insulator-Metal (MIM) capacitor includes providing a substrate having a surface, forming an array of upstanding rods or ridges on the surface, depositing a first layer of an electroconductor on the surface and the array of rods or ridges, coating the first electroconductive layer with a layer of a dielectric, and depositing a second layer of an electroconductor on the dielectric layer. In some embodiments, the array of rods or ridges can be made of a photoresist material, and in others, can comprise bonded wires.
    Type: Grant
    Filed: July 12, 2016
    Date of Patent: January 9, 2018
    Assignee: INVENSAS CORPORATION
    Inventors: Liang Wang, Rajesh Katkar, Hong Shen, Cyprian Emeka Uzoh
  • Patent number: 9865548
    Abstract: An interconnect (124) suitable for attachment of integrated circuit assemblies to each other comprises a polymer member (130) which is conductive and/or is coated with a conductive material (144). Such interconnects replace metal bond wires in some embodiments. Other features are also provided.
    Type: Grant
    Filed: May 19, 2016
    Date of Patent: January 9, 2018
    Assignee: Invensas Corporation
    Inventors: Cyprian Emeka Uzoh, Rajesh Katkar, Charles G. Woychik, Guilian Gao, Arkalgud R. Sitaram
  • Patent number: 9859234
    Abstract: A method of processing an interconnection element can include providing a substrate element having front and rear opposite surfaces and electrically conductive structure, a first dielectric layer overlying the front surface and a plurality of conductive contacts at a first surface of the first dielectric layer, and a second dielectric layer overlying the rear surface and having a conductive element at a second surface of the second dielectric layer. The method can also include removing a portion of the second dielectric layer so as to reduce the thickness of the portion, and to provide a raised portion of the second dielectric layer having a first thickness and a lowered portion having a second thickness. The first thickness can be greater than the second thickness. At least a portion of the conductive element can be recessed below a height of the first thickness of the second dielectric layer.
    Type: Grant
    Filed: August 6, 2015
    Date of Patent: January 2, 2018
    Assignee: Invensas Corporation
    Inventors: Cyprian Emeka Uzoh, Guilian Gao, Bongsub Lee, Scott McGrath, Hong Shen, Charles G. Woychik, Arkalgud R. Sitaram, Akash Agrawal
  • Publication number: 20170372994
    Abstract: Interposers and methods of making the same are disclosed herein. In one embodiment, an interposer includes a region having first and second oppositely facing surfaces and a plurality of pores, each pore extending in a first direction from the first surface towards the second surface, wherein alumina extends along a wall of each pore; a plurality of electrically conductive connection elements extending in the first direction, consisting essentially of aluminum and being electrically isolated from one another by at least the alumina; a first conductive path provided at the first surface for connection with a first component external to the interposer; and a second conductive path provided at the second surface for connection with a second component external to the interposer, wherein the first and second conductive paths are electrically connected through at least some of the connection elements.
    Type: Application
    Filed: September 11, 2017
    Publication date: December 28, 2017
    Applicant: Invensas Corporation
    Inventors: Rajesh Katkar, Cyprian Emeka Uzoh, Belgacem Haba, Ilyas Mohammed
  • Publication number: 20170374738
    Abstract: Interposer circuitry (130) is formed on a possibly sacrificial substrate (210) from a porous core (130?) covered by a conductive coating (130?) which increases electrical conductance. The core is printed from nanoparticle ink. Then a support (120S) is formed, e.g. by molding, to mechanically stabilize the circuitry. A magnetic field can be used to stabilize the circuitry while the circuitry or the support are being formed. Other features are also provided.
    Type: Application
    Filed: August 21, 2017
    Publication date: December 28, 2017
    Applicant: Invensas Corporation
    Inventors: Bong-Sub Lee, Cyprian Emeka Uzoh, Charles G. Woychik, Liang Wang, Laura Wills Mirkarimi, Arkalgud R. Sitaram
  • Patent number: 9853000
    Abstract: To reduce warpage in at least one area of a wafer, a stress/warpage management layer (810) is formed to over-balance and change the direction of the existing warpage. For example, if the middle of the area was bulging up relative to the area's boundary, the middle of the area may become bulging downward, or vice versa. Then the stress/warpage management layer is processed to reduce the over-balancing. For example, the stress/management layer can be debonded from the wafer at selected locations, or recesses can be formed in the layer, or phase changes can be induced in the layer. In other embodiments, this layer is tantalum-aluminum that may or may not over-balance the warpage; this layer is believed to reduce warpage due to crystal-phase-dependent stresses which dynamically adjust to temperature changes so as to reduce the warpage (possibly keeping the wafer flat through thermal cycling). Other features are also provided.
    Type: Grant
    Filed: June 14, 2016
    Date of Patent: December 26, 2017
    Assignee: Invensas Corporation
    Inventor: Cyprian Emeka Uzoh