Patents by Inventor D. Y. Wu

D. Y. Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5479041
    Abstract: The invention describes a non-trenched buried contact for local interconnections in VLSI devices and provides a method for forming the non-trenched buried contact. By using trenched isolation and a trench polysilicon gate structure the buried contact process can be implemented so that there are no unwanted trenches formed in the area of the buried contact. The invention permits excellent planarization of the device prior to pre-metal dielectric and metal deposition.
    Type: Grant
    Filed: December 12, 1994
    Date of Patent: December 26, 1995
    Assignee: United Microelectronics Corporation
    Inventors: Water Lur, D. Y. Wu
  • Patent number: 5429990
    Abstract: A new method of planarizing an integrated circuit is achieved. The dielectric layers between the conductive layers of an integrated circuit are formed and planarized via A first silicon oxide layer is deposited over the metal layer. This is covered with a spin-on-glass layer. This layer is dried by baking. The spin-on-glass layer is now fully cured. The cured spin-on-glass layer is now ion implanted under the conditions of between about 1E15 to 1E17 atoms/cm.sup.2 and energy between about 50 to 100 KeV. A silicon oxide layer is deposited thereover. Via openings are now made through the silicon oxide layers and the spin-on-glass layer and filled with metal. This results in excellent planarity with no poisoned via problems. Most importantly, this method can be used for submicron technologies having conductor lines which are spaced from one another by submicron feature size and can be processed without the use of an etch-back process for the cured spin on and glass layer.
    Type: Grant
    Filed: April 8, 1994
    Date of Patent: July 4, 1995
    Assignee: United Microelectronics Corporation
    Inventors: Ming-Tsung Liu, Jeffrey Wang, Wen Yang Chen, D. Y. Wu
  • Patent number: 5380671
    Abstract: The invention describes a non-trenched buried contact for local interconnections in VLSI devices and provides a method for forming the non-trenched buried contact. By using trenched isolation and a trench polysilicon gate structure the buried contact process can be implemented so that there are no unwanted trenches formed in the area of the buried contact. The invention permits excellent planarization of the device prior to pre-metal dielectric and metal deposition.
    Type: Grant
    Filed: June 13, 1994
    Date of Patent: January 10, 1995
    Assignee: United Microelectronics Corporation
    Inventors: Water Lur, D. Y. Wu