Patents by Inventor DA-YEON CHO

DA-YEON CHO has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10621300
    Abstract: A computer-implemented method includes placing standard cells based on design data defining an integrated circuit. A layout of the integrated circuit is generated by performing colorless routing. First, second, third and fourth patterns included in a quadruple patterning lithography (QPL) layer are arranged, based on space constraints, on the placed standard cells. The generated layout is stored to a computer-readable storage medium. The space constraints define minimum spaces between the first, second, third and fourth patterns. The method includes assigning first, second, third and fourth colors to the first, second, third and fourth patterns, respectively. Masks are generated based on the layout. A semiconductor device is manufactured by using the generated masks. A space between two patterns of the first, second, third and fourth patterns smaller than a corresponding space constraint of the space constraints indicates a color violation.
    Type: Grant
    Filed: October 25, 2017
    Date of Patent: April 14, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyo-Sig Won, Myung-Soo Jang, Hyoun-Soo Park, Da-Yeon Cho
  • Patent number: 10430546
    Abstract: A computer-implemented method compresses placing standard cells based on design data defining an integrated circuit (IC). A layout of the IC is generated by performing colorless routing, by which a first pattern, a second pattern, and a third pattern in a triple patterning lithography (TPL) layer are arranged on the placed standard cells. The arrangement is based on space constraints. The generated layout is stored to a non-transitory computer-readable storage medium. The space constraints define minimum spaces between the first pattern, the second pattern, and the third pattern. A color violation does not occur between the first pattern, second pattern, and the third pattern. A first mask, a second mask, and a third mask are generated based on the layout. A semiconductor device is manufactured by using the generated first mask, the second mask, and the third mask.
    Type: Grant
    Filed: November 3, 2017
    Date of Patent: October 1, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyo-Sig Won, Myung-Soo Jang, Hyoun-Soo Park, Da-Yeon Cho
  • Publication number: 20180173837
    Abstract: A computer-implemented method includes placing standard cells based on design data defining an integrated circuit. A layout of the integrated circuit is generated by performing colorless routing. First, second, third and fourth patterns included in a quadruple patterning lithography (QPL) layer are arranged, based on space constraints, on the placed standard cells. The generated layout is stored to a computer-readable storage medium. The space constraints define minimum spaces between the first, second, third and fourth patterns. The method includes assigning first, second, third and fourth colors to the first, second, third and fourth patterns, respectively. Masks are generated based on the layout. A semiconductor device is manufactured by using the generated masks. A space between two patterns of the first, second, third and fourth patterns smaller than a corresponding space constraint of the space constraints indicates a color violation.
    Type: Application
    Filed: October 25, 2017
    Publication date: June 21, 2018
    Inventors: HYO-SIG WON, MYUNG-SOO JANG, HYOUN-SOO PARK, DA-YEON CHO
  • Publication number: 20180173838
    Abstract: A computer-implemented method. Standard cells are placed based on design data defining the integrated circuit (IC). A layout of the IC is generated by performing colorless routing, by which first through third patterns in a triple patterning lithography (TPL) layer are arranged on the placed standard cells. The arrangement is based on space constraints. The generated layout is stored to a computer-readable storage medium. The space constraints define minimum spaces between the first through third patterns. A color violation does not occur between the first through third patterns. First, second, and third masks are generated based on the layout. A semiconductor device is manufactured by using the generated first, second, and third masks.
    Type: Application
    Filed: November 3, 2017
    Publication date: June 21, 2018
    Inventors: Hyo-Sig Won, Myung-Soo Jang, Hyoun-Soo Park, Da-Yeon Cho