Patents by Inventor Daisuke Kurose

Daisuke Kurose has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100079146
    Abstract: There is an apparatus includes a voltage acquiring unit which acquires an inter-terminal voltage of the battery cell; a battery information acquiring circuit which acquires battery information of the battery cell with the acquired voltage being supplied as a power supply voltage and; a transformer configured to have a primary winding and a secondary winding, the primary winding being connected to a common wire; a communication circuit which transmits a signal of the battery information to a management unit, supplied with the acquired voltage as a power supply voltage; a rectification circuit which rectifies a signal of a predetermined frequency from the management unit to generate a DC voltage; and a control circuit which controls the supply of the power supply voltages to the battery information acquiring circuit and the communication circuit, the control circuit being supplied with the DC voltage as a power supply voltage.
    Type: Application
    Filed: March 18, 2009
    Publication date: April 1, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Daisuke KUROSE, Hiroki SAKURAI, Tetsuro ITAKURA, Yoshinao TATEBAYASHI, Nobuo SHIBUYA, Toshiyuki UMEDA
  • Publication number: 20100073003
    Abstract: A battery information acquiring apparatus includes a voltage acquiring unit which acquires an inter-terminal voltage of the battery cell; a battery information acquiring circuit which acquires battery information of the battery cell with the acquired voltage being supplied as a first power supply voltage and; a radio circuit which transmits a signal of the battery information to the management unit via the antenna with the acquired voltage being supplied as a second power supply voltage and; a rectification circuit which receives a radio signal from the management unit via the antenna, rectify the received radio signal and generate a DC voltage; and a control circuit which controls supply of the first and second power supply voltages to the battery information acquiring circuit and the radio circuit wherein the control circuit operates with the generated DC voltage being supplied as a third power supply voltage.
    Type: Application
    Filed: March 18, 2009
    Publication date: March 25, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Hiroki SAKURAI, Tetsuro Itakura, Toshiyuki Umeda, Akiko Yamada, Nobuo Shibuya, Yoshinao Tatebayashi, Daisuke Kurose
  • Patent number: 7679428
    Abstract: A comparator includes a first inverter which is inserted between a power source terminal and one end of a first variable resistor, includes a first FinFET provided with a first gate terminal for receiving a positive phase output signal, and a second gate terminal for receiving a clock signal changing between a first level and a second level, inverts the positive phase output signal, and outputs a negative phase output signal, and a second inverter which is inserted between the power source terminal and one end of a second variable resistor, includes a second FinFET provided with a third gate terminal for receiving the negative phase output signal, a fourth gate terminal for receiving the clock signal, and the same polarity as the first FinFET, inverts the negative phase output signal, and outputs the positive phase output signal.
    Type: Grant
    Filed: July 17, 2008
    Date of Patent: March 16, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Mai Nozawa, Daisuke Kurose, Takeshi Ueno, Tetsuro Itakura
  • Publication number: 20100054034
    Abstract: In a read circuit, a write circuit writes a data to be stored and/or a test data to the memory cell. A control circuit controls the write circuit to write the test data to the memory cell in a first phase, and to write the test data which is same as the first phase to the memory cell in a second phase. An integrator integrates voltages at one terminal of the memory cell during the first phase to obtain a first integrated voltage, and integrates voltages at one terminal of the memory cell during the second phase to obtain a second integrated voltage. A buffer stores the first integrated voltage. A comparator compares the first integrated voltage from the buffer with the second integrated voltage from the integrator to obtain the data.
    Type: Application
    Filed: August 26, 2009
    Publication date: March 4, 2010
    Inventors: Masanori Furuta, Daisuke KUROSE, Tsutomu SUGAWARA
  • Publication number: 20100007351
    Abstract: A voltage measuring device includes a sample-and-hold circuit which alternates between (a) a sample mode in which a signal input from a cell to be measured is sampled so that a voltage across a first capacitor becomes equal to a voltage across the cell to be measured, and a voltage across a second capacitor having its one end connected to one end of the first capacitor becomes equal to zero volts and (b) a hold mode in which the connection between the first and second capacitors is opened, the first capacitor establishes a connection between an inverting input terminal and a non-inverting output terminal of an operational amplifier, and the second capacitor establishes a connection between a non-inverting input terminal and an inverting output terminal of the operational amplifier, and an analog-to-digital converter which converts a signal output from the operational amplifier into a digital signal.
    Type: Application
    Filed: March 20, 2009
    Publication date: January 14, 2010
    Inventors: Daisuke Kurose, Tetsuro Itakura, Yoshinao Tatebayashi, Nobuo Shibuya
  • Patent number: 7636015
    Abstract: Disclosed is a differential amplifier including: first and second transistors each having a first gate, a second gate, a source, and a drain open to a drain side, the first gate and the second gate being controlled independently, a differential input being supplied to between the first gates of the first and second transistors, and the sources of the first and second transistors being connected in common to a first reference potential; first and second load circuits each connected to each of drain sides of the first and second transistors; a detection circuit detecting a common-mode voltage between ones of drain sides of the first and second transistors; and a comparison and amplification circuit amplifying the common-mode voltage in comparison with a second reference potential and supplying an output signal thereof to both of the second gates of the first and second transistors.
    Type: Grant
    Filed: September 15, 2008
    Date of Patent: December 22, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Daisuke Kurose, Tetsuro Itakura
  • Publication number: 20090237988
    Abstract: A magnetic memory device includes a plurality of word lines, a plurality of bit lines arranged to intersect with the word lines, an MRAM cell array including a plurality of magnetic random access memory (MRAM) cells arranged at intersection portions between the word lines and the bit lines, a read current source which supplies a read current to the MRAM cells in a read mode, a sense amplifier which detects terminal voltages of the MRAM cells generated by the read current to generate a detection output signal, a latch circuit which latches the detection output signal to output read data, and a data write circuit which supplies a write current to the MRAM cells depending on write data in a write mode to perform writing and which supplies the write current to the MRAM cells depending on the read data in the read mode to perform rewriting.
    Type: Application
    Filed: March 19, 2009
    Publication date: September 24, 2009
    Inventors: Daisuke KUROSE, Masanori Furuta, Tsutomu Sugawara
  • Publication number: 20090219757
    Abstract: A magnetic storage device includes a plurality of MRAM memory cells connected to a data transfer line, a clamp transistor connected between the data transfer line and a reading signal line and configured to fixedly hold the potential of the data transfer line, and a reading circuit which is connected to the reading signal line and which reads the storage information of the memory cell. The reading circuit includes a hold switch connected between the reading signal line and a reading node N and configured to hold the potential of the node N, a capacitor connected between the node N and a ground end, a precharging switch connected between the node N and a power source and configured to charge the capacitor, and an inverter to which the potential of the node N is input to generate a digital signal.
    Type: Application
    Filed: December 23, 2008
    Publication date: September 3, 2009
    Inventors: Masanori Furuta, Daisuke Kurose, Tsutomu Sugawara
  • Publication number: 20090219753
    Abstract: A magnetic memory device including a plurality of word lines, a plurality of bit lines which intersect the word lines and are put into groups, a plurality of memory cells which are arranged at intersections between the bit lines and the word lines, each memory cell including a magnetic element and a transistor which are connected in series, a first decoder which sequentially selects the word lines, a second decoder which sequentially drives the bit lines of each group, a weighting adder which performs weighting addition of currents flowing on bit lines in a selected group to generate an added current signal, a current/voltage converter which converts the added current signal into a voltage signal, and an analog-to-digital converter which digitizes the voltage signal.
    Type: Application
    Filed: December 4, 2008
    Publication date: September 3, 2009
    Inventors: Mai Nozawa, Masanori Furuta, Daisuke Kurose, Tsutomu Sugawara
  • Publication number: 20090167244
    Abstract: A protection device for an assembled battery includes a sampling capacitor, first switches and second switches to sample the voltages of the battery cells and hold the voltages in the capacitor, a detection unit which detects the voltages of the battery cells based on the voltage sampled by any one of the first switches and the second switches and held on the capacitor and output the detected value, a computing unit which computes an average value of the detected values, a comparator which compares the detected value with the average value so as to obtain a result of comparison indicating a relation in size between the both, and a controller which controls the first switches and the second switches, for the second switches to sample if the detected value obtained by sampling by the first switches is higher than the average value according to the comparison result.
    Type: Application
    Filed: March 6, 2009
    Publication date: July 2, 2009
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Daisuke Kurose, Tetsuro Itakura, Yoshinao Tatebayashi, Nobuo Shibuya
  • Patent number: 7521999
    Abstract: Disclosed is a differential amplifier including: first and second transistors each having a first gate, a second gate, a source, and a drain open to a drain side, the first gate and the second gate being controlled independently, a differential input being supplied to between the first gates of the first and second transistors, and the sources of the first and second transistors being connected in common to a first reference potential; first and second load circuits each connected to each of drain sides of the first and second transistors; a detection circuit detecting a common-mode voltage between ones of drain sides of the first and second transistors; and a comparison and amplification circuit amplifying the common-mode voltage in comparison with a second reference potential and supplying an output signal thereof to both of the second gates of the first and second transistors.
    Type: Grant
    Filed: March 16, 2007
    Date of Patent: April 21, 2009
    Assignee: Kabuhsiki Kaisha Toshiba
    Inventors: Daisuke Kurose, Tetsuro Itakura
  • Publication number: 20090045995
    Abstract: A comparator includes a first inverter which is inserted between a power source terminal and one end of a first variable resistor, includes a first FinFET provided with a first gate terminal for receiving a positive phase output signal, and a second gate terminal for receiving a clock signal changing between a first level and a second level, inverts the positive phase output signal, and outputs a negative phase output signal, and a second inverter which is inserted between the power source terminal and one end of a second variable resistor, includes a second FinFET provided with a third gate terminal for receiving the negative phase output signal, a fourth gate terminal for receiving the clock signal, and the same polarity as the first FinFET, inverts the negative phase output signal, and outputs the positive phase output signal.
    Type: Application
    Filed: July 17, 2008
    Publication date: February 19, 2009
    Inventors: Mai NOZAWA, Daisuke Kurose, Takeshi Ueno, Tetsuro Itakura
  • Publication number: 20090009247
    Abstract: Disclosed is a differential amplifier including: first and second transistors each having a first gate, a second gate, a source, and a drain open to a drain side, the first gate and the second gate being controlled independently, a differential input being supplied to between the first gates of the first and second transistors, and the sources of the first and second transistors being connected in common to a first reference potential; first and second load circuits each connected to each of drain sides of the first and second transistors; a detection circuit detecting a common-mode voltage between ones of drain sides of the first and second transistors; and a comparison and amplification circuit amplifying the common-mode voltage in comparison with a second reference potential and supplying an output signal thereof to both of the second gates of the first and second transistors.
    Type: Application
    Filed: September 15, 2008
    Publication date: January 8, 2009
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Daisuke Kurose, Tetsuro Itakura
  • Publication number: 20080061878
    Abstract: Disclosed is a differential amplifier including: first and second transistors each having a first gate, a second gate, a source, and a drain open to a drain side, the first gate and the second gate being controlled independently, a differential input being supplied to between the first gates of the first and second transistors, and the sources of the first and second transistors being connected in common to a first reference potential; first and second load circuits each connected to each of drain sides of the first and second transistors; a detection circuit detecting a common-mode voltage between ones of drain sides of the first and second transistors; and a comparison and amplification circuit amplifying the common-mode voltage in comparison with a second reference potential and supplying an output signal thereof to both of the second gates of the first and second transistors.
    Type: Application
    Filed: March 16, 2007
    Publication date: March 13, 2008
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Daisuke Kurose, Tetsuro Itakura
  • Patent number: 7250895
    Abstract: A multiple input AD conversion apparatus includes a first unit AD converter including a plurality of first conversion stages connected in cascade to convert a first analog input signal to a first digital output signal, a second unit AD converter including a plurality of second conversion stages connected in cascade to convert a second analog input signal to a second digital output signal, and an operational amplifier shared between the first conversion stage and the second conversion stage in a time sharing.
    Type: Grant
    Filed: April 24, 2006
    Date of Patent: July 31, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Daisuke Kurose, Takafumi Yamaji, Tetsuro Itakura
  • Patent number: 7236118
    Abstract: A multiple input AD conversion apparatus includes a first unit AD converter including a plurality of first conversion stages connected in cascade to convert a first analog input signal to a first digital output signal, a second unit AD converter including a plurality of second conversion stages connected in cascade to convert a second analog input signal to a second digital output signal, and an operational amplifier shared between the first conversion stage and the second conversion stage in a time sharing.
    Type: Grant
    Filed: April 24, 2006
    Date of Patent: June 26, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Daisuke Kurose, Takafumi Yamaji, Tetsuro Itakura
  • Patent number: 7123082
    Abstract: A variable time constant circuit includes an inverting amplifier which has an amplifier input terminal and an amplifier output terminal connected to a signal output terminal and inverts a signal inputted to the amplifier input terminal, a first and a second resistor which are connected in series between the signal input terminal and the amplifier input terminal, a capacitor connected between the amplifier input terminal and the amplifier output terminal, a field effect transistor including a gate terminal connected to a junction point of the first and second resistors, a source terminal kept at a constant potential, and a drain terminal connected to the amplifier input terminal, the transistor flowing a current through the drain terminal according to a voltage between the gate terminal and the source terminal, and a control circuit which controls a voltage-current conversion ratio of the transistor according to a time constant control signal.
    Type: Grant
    Filed: October 27, 2005
    Date of Patent: October 17, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Daisuke Kurose, Tetsuro Itakura, Rui Ito
  • Publication number: 20060187100
    Abstract: A multiple input AD conversion apparatus includes a first unit AD converter including a plurality of first conversion stages connected in cascade to convert a first analog input signal to a first digital output signal, a second unit AD converter including a plurality of second conversion stages connected in cascade to convert a second analog input signal to a second digital output signal, and an operational amplifier shared between the first conversion stage and the second conversion stage in a time sharing.
    Type: Application
    Filed: April 24, 2006
    Publication date: August 24, 2006
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Daisuke Kurose, Takafumi Yamaji, Tetsuro Itakura
  • Publication number: 20060187107
    Abstract: A multiple input AD conversion apparatus includes a first unit AD converter including a plurality of first conversion stages connected in cascade to convert a first analog input signal to a first digital output signal, a second unit AD converter including a plurality of second conversion stages connected in cascade to convert a second analog input signal to a second digital output signal, and an operational amplifier shared between the first conversion stage and the second conversion stage in a time sharing.
    Type: Application
    Filed: April 24, 2006
    Publication date: August 24, 2006
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Daisuke Kurose, Takafumi Yamaji, Tetsuro Itakura
  • Patent number: 7088278
    Abstract: A multiple input AD conversion apparatus includes a first unit AD converter including a plurality of first conversion stages connected in cascade to convert a first analog input signal to a first digital output signal, a second unit AD converter including a plurality of second conversion stages connected in cascade to convert a second analog input signal to a second digital output signal, and an operational amplifier shared between the first conversion stage and the second conversion stage in a time sharing.
    Type: Grant
    Filed: March 23, 2005
    Date of Patent: August 8, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Daisuke Kurose, Takafumi Yamaji, Tetsuro Itakura