Patents by Inventor Dan Azeroual

Dan Azeroual has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11967587
    Abstract: A printed circuit board (PCB) system includes an integrated circuit (IC) package having a main IC chip that is electrically coupled to a top surface of a package substrate. A first printed circuit board (PCB) is electrically coupled to first contact structures on a bottom surface of the package substrate. A heat dissipation member is coupled to the main IC chip. A memory module is configured to electrically couple, via an interposer, with second contact structures on a top surface of the package substrate while the heat dissipation member dissipates heat from the main IC chip away from one or more memory IC chips on the memory module. The interposer is configured to electrically couple the second contact structures of the IC package with the memory module while the heat dissipation member dissipates heat from the main IC chip away from the one or more memory IC chips.
    Type: Grant
    Filed: February 10, 2023
    Date of Patent: April 23, 2024
    Assignee: Marvell Israel (M.I.S.L) Ltd.
    Inventors: Dan Azeroual, Liav Ben Artsi
  • Patent number: 11917749
    Abstract: An integrated circuit package, including a circuit board, signal pins extending orthogonally to the circuit board surface, and grouped into a plurality of differential signal pin pairs, each signal pin pair positioned at a vertex of an array of orthogonal rows and columns, wherein each signal pin pair includes a positive and a negative signal pin. The plurality of signal pin pairs includes a first subset of signal pin pairs wherein the positive and the negative signal pins are arranged in an orientation along a line parallel to rows of the array and a second subset of signal pin pairs in which the positive and the negative signal pins are arranged in an orientation along a line parallel to columns of the array. For each signal pin pair in one of the first and second subsets, each nearest signal pin pairs belong to another of the first and second subsets.
    Type: Grant
    Filed: March 22, 2022
    Date of Patent: February 27, 2024
    Assignee: Marvell Israel (M.I.S.L) Ltd.
    Inventors: Dan Azeroual, Liav Ben Artsi
  • Publication number: 20230187423
    Abstract: A printed circuit board (PCB) system includes an integrated circuit (IC) package having a main IC chip that is electrically coupled to a top surface of a package substrate. A first printed circuit board (PCB) is electrically coupled to first contact structures on a bottom surface of the package substrate. A heat dissipation member is coupled to the main IC chip. A memory module is configured to electrically couple, via an interposer, with second contact structures on a top surface of the package substrate while the heat dissipation member dissipates heat from the main IC chip away from one or more memory IC chips on the memory module. The interposer is configured to electrically couple the second contact structures of the IC package with the memory module while the heat dissipation member dissipates heat from the main IC chip away from the one or more memory IC chips.
    Type: Application
    Filed: February 10, 2023
    Publication date: June 15, 2023
    Inventors: Dan AZEROUAL, Liav BEN ARTSI
  • Patent number: 11581292
    Abstract: A printed circuit board (PCB) system includes a first printed circuit board (PCB), an integrated circuit (IC) package, and a memory module. The IC package includes i) a package substrate, ii) a main IC chip that is electrically coupled to a top surface of the package substrate, iii) first contact structures that are disposed on a bottom surface of the package substrate and that are electrically coupled to the first PCB, and iv) second contact structures that are disposed on a top surface of the package substrate. The memory module includes i) a second PCB, ii) one or more memory IC chips that are disposed on the second PCB, and iii) third contact structures that are disposed on a bottom surface of the second PCB. An interposer electrically couples the second contact structures of the IC package with the third contact structures of the memory module.
    Type: Grant
    Filed: June 10, 2020
    Date of Patent: February 14, 2023
    Assignee: Marvell Israel (M.I.S.L) Ltd.
    Inventors: Dan Azeroual, Liav Ben Artsi
  • Patent number: 11508663
    Abstract: Aspects of the disclosure provide a printed circuit board (PCB) system that includes an integrated circuit (IC) package, a first PCB and a PCB module. The IC package has a package substrate and an IC chip that is coupled to a top surface of the package substrate. The first PCB is configured to electrically couple with first contact structures that are disposed on a bottom surface of the package substrate. The PCB module includes a second PCB and one or more electronic components electrically coupled to the second PCB. The PCB module is configured to electrically couple with second contact structures that are disposed on the top surface of the package substrate.
    Type: Grant
    Filed: January 29, 2019
    Date of Patent: November 22, 2022
    Assignee: MARVELL ISRAEL (M.I.S.L) LTD.
    Inventors: Dan Azeroual, Eldad Bar-Lev
  • Patent number: 11088123
    Abstract: Aspects of the disclosure provide a package system that includes a first integrated circuit (IC) package and a second IC package. The first IC package includes a first IC chip mounted on a first substrate-chip surface of a first package substrate. The first package substrate includes first near-conductive layers that are closer to the first substrate-chip surface than first far-conductive layers. The second IC package includes a second IC chip mounted on a second substrate-chip surface of a second package substrate. The second package substrate includes second near-conductive layers that are closer to the second substrate-chip surface than second far-conductive layers. A first contact structure on the first substrate-chip surface and a second contact structure on the second substrate-chip surface electrically couple the first IC chip with the second IC chip through electrical connections in the first and second near-conductive layers.
    Type: Grant
    Filed: May 15, 2019
    Date of Patent: August 10, 2021
    Assignee: Marvell Israel (M.I.S.L) Ltd.
    Inventors: Dan Azeroual, Ronen Sinai
  • Patent number: 11004778
    Abstract: A ball grid array (BGA) package for an integrated circuit device includes an integrated circuit device having a plurality of terminals, and two largest dimensions that define a major plane. A package substrate material encloses the integrated circuit device, and is formed, in a plane parallel to the major plane, into a polygon having at least five sides. An array of contacts on an exterior surface of the package substrate material is electrically coupled to the plurality of terminals. Contacts in the array of contacts are distributed in a pattern of contact positions, and the center of each contact position may be separated from the center of each nearest other position by a separation distance that is identical throughout the pattern. Each position may be occupied by a contact, or positions in a sub-pattern may lack a contact and may be available for insertion of at least one via.
    Type: Grant
    Filed: September 26, 2019
    Date of Patent: May 11, 2021
    Assignee: Marvell Israel (M.I.S.L) Ltd.
    Inventors: Dan Azeroual, William Bruce Weiser
  • Publication number: 20200388598
    Abstract: A printed circuit board (PCB) system includes a first printed circuit board (PCB), an integrated circuit (IC) package, and a memory module. The IC package includes i) a package substrate, ii) a main IC chip that is electrically coupled to a top surface of the package substrate, iii) first contact structures that are disposed on a bottom surface of the package substrate and that are electrically coupled to the first PCB, and iv) second contact structures that are disposed on a top surface of the package substrate. The memory module includes i) a second PCB, ii) one or more memory IC chips that are disposed on the second PCB, and iii) third contact structures that are disposed on a bottom surface of the second PCB. An interposer electrically couples the second contact structures of the IC package with the third contact structures of the memory module.
    Type: Application
    Filed: June 10, 2020
    Publication date: December 10, 2020
    Inventors: Dan AZEROUAL, Liav BEN ARTSI
  • Publication number: 20190244903
    Abstract: Aspects of the disclosure provide a printed circuit board (PCB) system that includes an integrated circuit (IC) package, a first PCB and a PCB module. The IC package has a package substrate and an IC chip that is coupled to a top surface of the package substrate. The first PCB is configured to electrically couple with first contact structures that are disposed on a bottom surface of the package substrate. The PCB module includes a second PCB and one or more electronic components electrically coupled to the second PCB. The PCB module is configured to electrically couple with second contact structures that are disposed on the top surface of the package substrate.
    Type: Application
    Filed: January 29, 2019
    Publication date: August 8, 2019
    Applicant: MARVELL ISRAEL (M.I.S.L) LTD.
    Inventors: Dan Azeroual, Eldad Bar-Lev
  • Publication number: 20190051587
    Abstract: Aspects of the disclosure provide an integrated circuit (IC) package. The IC package includes a package substrate configured to have a first surface and a second surface that is opposite to the first surface. An IC chip is interconnected with the package substrate. The IC package includes a first plurality of contact structures disposed on the first surface to electrically couple the IC package (e.g., a first plurality of input/output (I/O) pads on the IC chip) to traces on a printed circuit board (PCB). The IC package includes a second plurality of contact structures disposed on the second surface. The second plurality of contact structures is configured to electrically couple the IC package (e.g., a second plurality of I/O pads on the IC chip) to another device via a connective structure that is independent of the PCB.
    Type: Application
    Filed: July 31, 2018
    Publication date: February 14, 2019
    Applicant: MARVELL ISRAEL (M.I.S.L) LTD.
    Inventors: Dan AZEROUAL, Eldad BAR-LEV
  • Patent number: 9565762
    Abstract: Aspects of the disclosure provide a printed circuit board (PCB) structure. The PCB structure includes a plurality of dielectric layers including an outer layer, a second layer disposed immediately below the outer layer, at least one first power plane disposed on at least one first internal layer of the PCB structure, and at least one first ground plane disposed on at least one second internal layer of the PCB structure. The PCB structure further includes an array of buried vias passing through at least the second layer configured to respectively connect power pads disposed on the second layer to the at least one first power plane and to connect ground pads disposed on the second layer to the at least one first ground plane.
    Type: Grant
    Filed: December 4, 2014
    Date of Patent: February 7, 2017
    Assignee: Marvell Israel (M.I.S.L) Ltd.
    Inventors: Dan Azeroual, Eldad Bar-Lev
  • Patent number: 9089060
    Abstract: Aspects of the disclosure provide a ball grid array (BGA) package. The ball grid array (BGA) package includes an integrated circuit (IC) packaged in the BGA package, first solder ball, a second solder ball and a third solder ball to transmit a first signal, a second signal, and a third signal. The first signal and the second signal are a pair of differential signals. The third solder ball has a substantially equal distance from the first solder ball and the second solder ball, and thus the first solder ball and the second solder ball are in symmetry with regard to the third solder ball.
    Type: Grant
    Filed: October 18, 2011
    Date of Patent: July 21, 2015
    Assignee: MARVELL ISRAEL (M.I.S.L.) LTD.
    Inventors: Dan Azeroual, Liav Ben Artsi
  • Patent number: 9083348
    Abstract: Aspects of the disclosure provide a method for tuning delay. The method includes driving, during a calibration stage, at least one test signal from an integrated circuit onto a plurality of outside transmission lines that are coupled to the integrated circuit, measuring a timing of the at least one test signal transmitted and reflected over the plurality of outside transmission lines, and selectively delaying, using units disposed within the integrated circuit, signals subsequently transmitted over the plurality of outside transmission lines based on the timing of the at least one test signal, in order to align transmission times of the subsequently transmitted signals.
    Type: Grant
    Filed: April 19, 2012
    Date of Patent: July 14, 2015
    Assignee: Marvel Israel (M.I.S.L) Ltd.
    Inventors: Dan Azeroual, Meir Hasko
  • Patent number: 8803339
    Abstract: An IC chip includes a matrix of solder bumps aligned in lines of a first axis and lines of a second axis. Adjacent solder bumps aligned in the first axis have a minimum distance and adjacent solder bumps aligned in the second axis have the minimum distance. The matrix includes a first pair of solder bumps aligned in a first line of the first axis and configured to transmit a first pair of differential signals, and a second pair of solder bumps aligned in a second line of the first axis next to the first line and configured to transmit a second pair of differential signals. The second pair of solder bumps are staggered from the first pair of the solder bumps to avoid in alignment with the first pair of solder bumps in the second axis.
    Type: Grant
    Filed: October 18, 2011
    Date of Patent: August 12, 2014
    Assignee: Marvell Israel (M.I.S.L.) Ltd.
    Inventor: Dan Azeroual
  • Patent number: 8164348
    Abstract: Aspects of the disclosure can provide an integrated circuit (IC) chip. The IC chip may adjust delays at its interface to compensate for outside transmission line delays. The interface of the IC chip can include a plurality of input/output (IO) modules coupled to a plurality of outside transmission lines, respectively. Each of the IO module can further include at least one variable delay element configured to delay transmission over the corresponding outside transmission line based on an actually measured transmission delay of the outside transmission line, in order to align signals transmitted by the plurality of outside transmission lines in a desired manner.
    Type: Grant
    Filed: February 9, 2009
    Date of Patent: April 24, 2012
    Assignee: Marvell Israel (M.I.S.L.) Ltd.
    Inventors: Dan Azeroual, Meir Hasko
  • Patent number: 7838778
    Abstract: A circuit board having a method therefor comprises a first circuit board layer comprising a first surface having disposed thereon a first plurality of lands arranged in three rows and comprising at least one group of the lands, wherein each group of the lands comprises first and second ones of the lands arranged in a first one of the rows, third, fourth, and fifth ones of the lands arranged in a second one of the rows, and sixth and seventh ones of the lands arranged in a third one of the rows, wherein the second one of the rows is adjacent to, and lies between, the first one of the rows and the third one of the rows; and respective traces extending from the first, second, third, fourth, fifth, and sixth ones of the lands between the sixth and seventh ones of the lands.
    Type: Grant
    Filed: February 14, 2007
    Date of Patent: November 23, 2010
    Assignee: Marvell Israel (M.I.S.L.) Ltd.
    Inventors: Meir Hasko, Dan Azeroual