Patents by Inventor Dan Cline

Dan Cline has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050022084
    Abstract: An integrated circuit has a built-in self-test (BIST) arrangement (60). The built-in self-test arrangement includes a read only memory (ROM), (140) that stores test algorithm instructions. A ROM logic circuit (410) receives an instruction read from the read only memory and produces a group of output signals dependent upon the instruction. A BIST register 420 receives and stores the group of output signals from the logic circuit for controlling self-test of the integrated circuit.
    Type: Application
    Filed: August 12, 2004
    Publication date: January 27, 2005
    Inventors: Kuong Hii, Dan Cline, Theo Powell
  • Patent number: 5576633
    Abstract: A circuit for selecting a block spare in a semiconductor device is designed with a programmable circuit (14), storing an internal address and producing an address match signal AM and a block select signal BS in response to first (A) and second (B) address signals and the internal address. A global spare circuit (28) produces a global spare select signal (GSS), in response to the address match signal. A block spare circuit (34) produces a block spare select signal (BSS), in response to the global spare select signal and the block select signal.
    Type: Grant
    Filed: June 7, 1995
    Date of Patent: November 19, 1996
    Assignee: Texas Instruments Incorporated
    Inventors: Robert N. Rountree, Dan Cline, Darryl G. Walker, Francis Hii, David W. Bergman
  • Patent number: 5548225
    Abstract: A circuit for selecting a block spare in a semiconductor device is designed with a programmable circuit (14), storing an internal address and producing an address match signal AM and a block select signal BS in response to first (A) and second (B) address signals and the internal address. A global spare circuit (28) produces a global spare select signal (GSS), in response to the address match signal. A block spare circuit (34) produces a block spare select signal (BSS), in response to the global spare select signal and the block select signal.
    Type: Grant
    Filed: May 26, 1994
    Date of Patent: August 20, 1996
    Assignee: Texas Instruments Incorportated
    Inventors: Robert N. Rountree, Dan Cline, Darryl G. Walker, Francis Hii, David W. Bergman
  • Patent number: D819376
    Type: Grant
    Filed: February 8, 2017
    Date of Patent: June 5, 2018
    Assignee: VOLVO LASTVAGNAR AB
    Inventors: Vincent Lokers, Dan Cline
  • Patent number: D823618
    Type: Grant
    Filed: February 8, 2017
    Date of Patent: July 24, 2018
    Assignee: VOLVO LASTVAGNAR AB
    Inventors: Vincent Lokers, Dan Cline