Patents by Inventor Dan Laurentiu Zupcau

Dan Laurentiu Zupcau has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230179185
    Abstract: The present disclosure relates to a ring-oscillator with glitch-free frequency-tuning. The disclosed ring-oscillator at least includes multiple delay stages coupled in series within a ring loop and having a first delay stage, a capacitor bank coupled between an output of the first delay stage and ground, and a timing block configured to receive an output signal of the first delay stage and at least one controlling signal. The at least one controlling signal determines at least one capacitor in the capacitor bank connecting or disconnecting to the ring loop. The timing block is configured to pass or not pass the at least one controlling signal to the capacitor bank based on whether the output signal of the first delay stage meets a certain condition. Therefore, the connection or disconnection of the at least one capacitor does not cause a significant voltage change at the output of the first delay stage.
    Type: Application
    Filed: November 30, 2022
    Publication date: June 8, 2023
    Inventors: Jeroen Cornelis Kuenen, Hendrik Arend Visser, Anton Willem Roodnat, Dan Laurentiu Zupcau
  • Patent number: 10848101
    Abstract: An output buffer for an oscillator circuit and associated methodology. The output buffer has inverters and at least one negative feedback loop coupled to corresponding inverters. The negative feedback loop of the circuit is disabled in response to a control signal until one or more of a defined level of oscillation and a defined period of time is reached during start-up of the oscillator circuit, and is thereafter enabled. At least one of the inverters has at least one second negative feedback loop coupled to the corresponding inverter. An amount of feedback provided by the second negative feedback loop is adjustable in response to a control signal, where a first feedback level is present until a defined level of oscillation and/or a defined period of time is reached during start-up, a second feedback level is thereafter present in, and the first feedback level is less than the second feedback level.
    Type: Grant
    Filed: November 30, 2018
    Date of Patent: November 24, 2020
    Assignee: Arm Limited
    Inventors: Alexandru Aurelian Ciubotaru, Dan Laurentiu Zupcau, Thomas Ryan Harrington
  • Publication number: 20200177128
    Abstract: An output buffer for an oscillator circuit and associated methodology. The output buffer has inverters and at least one negative feedback loop coupled to corresponding inverters. The negative feedback loop of the circuit is disabled in response to a control signal until one or more of a defined level of oscillation and a defined period of time is reached during start-up of the oscillator circuit, and is thereafter enabled. At least one of the inverters has at least one second negative feedback loop coupled to the corresponding inverter. An amount of feedback provided by the second negative feedback loop is adjustable in response to a control signal, where a first feedback level is present until a defined level of oscillation and/or a defined period of time is reached during start-up, a second feedback level is thereafter present in, and the first feedback level is less than the second feedback level.
    Type: Application
    Filed: November 30, 2018
    Publication date: June 4, 2020
    Applicant: Arm Limited
    Inventors: Alexandru Aurelian Ciubotaru, Dan Laurentiu Zupcau, Thomas Ryan Harrington
  • Patent number: 7199646
    Abstract: A bandgap circuit comprising a current generation circuit and a current replication circuit is provided herein. The output current of the current generation circuit is generated as a weighted sum of two currents. The circuit configuration of the current generation circuit allows it to function at low power supply voltages, e.g., on the order of 1 V. The current replication circuit includes an operational amplifier, which when configured in conjunction with MOS cascode current sources and the current generation circuit, significantly increases the accuracy and insensitivity to power supply noise of the bandgap circuit output current. A resistor may be included between the bandgap circuit output node and ground for generating a reference voltage with increased accuracy and insensitivity to power supply noise.
    Type: Grant
    Filed: September 14, 2004
    Date of Patent: April 3, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Dan Laurentiu Zupcau, Steven Meyers