Patents by Inventor Daniel Baudouin
Daniel Baudouin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 6373127Abstract: A semiconductor device is disclosed. The device includes an integrated circuit chip having integral de-coupling capacitors on the chip backside. The de-coupling capacitors includes a metal layer in intimate contact with the semiconductor substrate of the integrated circuit, a dielectric layer and a second metal layer. The second metal layer is segmented to form multiple capacitors, and each capacitor is interconnected to power supplies of the chip. Interconnection to different integrated circuit packages is provided. A method of making the semiconductor device is also disclosed.Type: GrantFiled: September 20, 1999Date of Patent: April 16, 2002Assignee: Texas Instruments IncorporatedInventors: Daniel Baudouin, Adin Hyslop, Akitoshi Nishimura, Jeffrey Janzen, Mark Kressley
-
Patent number: 6040983Abstract: In a surface mount assembly, an active integrated circuit device, such as, for example, a dynamic random access memory, typically has a lead finger attached to a solder pad of a printed wiring board. The surface mount assembly is significantly improved by configuring a passive component, such as a resistor or capacitor, such that it has metallic terminations on an upper and lower surface so that it may be positioned between the solder pad of the printed wiring board and the lead finger.Type: GrantFiled: March 13, 1998Date of Patent: March 21, 2000Assignee: Texas Instruments IncorporatedInventors: Daniel Baudouin, Ernest J. Russell, Jeffrey W. Janzen
-
Patent number: 5671125Abstract: Two flat packages (110, 111) are arranged to achieve a mirrored footprint by employing guides (100), which are positioned within a mounting aperature a printed circuit board. The flat packages include leads (120, 121) which extend from an edge of the flat package. A semiconductor chip is encapsulated by the flat packages.Type: GrantFiled: August 21, 1995Date of Patent: September 23, 1997Assignee: Texas Instruments IncorporatedInventors: Ernest Russell, Daniel Baudouin, James S. Wallace
-
Patent number: 5637828Abstract: The invention discloses a high density semiconductor package. Two semiconductor chips are each affixed on a corresponding one of two lead frames. The semiconductor chips and the lead frames are encapsulated, wherein only a portion of the leads of the lead frames protrudes and extends from the package.Type: GrantFiled: June 7, 1995Date of Patent: June 10, 1997Assignee: Texas Instruments Inc.Inventors: Ernest J. Russell, Daniel A. Baudouin, Duy-Loan T. Le, James Wallace
-
Patent number: 5483024Abstract: The invention discloses a high density semiconductor package. In one embodiment, two semiconductor chips are each affixed on a corresponding one of two lead frames. The semiconductor chips and the lead frames are encapsulated, wherein only a portion of the leads of the lead frames protrudes and extends from the package.Type: GrantFiled: October 8, 1993Date of Patent: January 9, 1996Assignee: Texas Instruments IncorporatedInventors: Ernest J. Russell, Daniel A. Baudouin, Duy-Loan T. Le, James Wallace
-
Patent number: 5432678Abstract: A mounting device (170) of a semiconductor integrated circuit (202) allows edge mounting on surface of a printed circuit board (250). The mounting device includes a top portion (150) to provide for cooling and protection of the semiconductor chip while a side portion (140) provides for cooling and positioning on the printed circuit board.Type: GrantFiled: May 12, 1994Date of Patent: July 11, 1995Assignee: Texas Instruments IncorporatedInventors: Ernest Russell, Daniel Baudouin, James S. Wallace
-
Patent number: 5414253Abstract: An integrated circuit card includes packaged semiconductor devices mounted on a substrate. The integrated circuit card also includes a housing bonded by sheet adhesives to the semiconductor devices or substrate. The housing includes top and bottom metal covers and may include spacers positioned between the sheet adhesives and semiconductor devices or substrate.Type: GrantFiled: February 18, 1994Date of Patent: May 9, 1995Assignee: Texas Instruments IncorporatedInventors: Daniel Baudouin, Alton Carpenter
-
Patent number: 5387814Abstract: A packaged integrated circuit device (2) has exposed contacts (8a, 8b) for electrical connection to terminals of an electrical component, such as a bypass capacitor (10), mounted externally from packaging material (4). The contacts (8a, 8b) are electrically connected to power and ground leads (6) extending from packaging material (4).Type: GrantFiled: June 30, 1993Date of Patent: February 7, 1995Assignee: Texas Instruments IncorporatedInventors: Daniel Baudouin, James Wallace, Ernie Russell
-
Patent number: 5352851Abstract: An edge-mounted integrated circuit device (10 ) includes a semiconductor die (11) and a lead frame (15) attached to the semiconductor die (11). The lead frame (15) includes a plurality of leads (14) electrically connected to the semiconductor die and lead frame supports (16, 18). A package (12) encapsulates the semiconductor die and a portion of the lead frame (15). The leads (14) extend from the package (12) and are bent to present a face for surface mount connection to conductors on a substrate. The supports (16, 18) extend from the package (12) for contacting the substrate to support the device (10) in position for soldering the leads (14) to conductors on the substrate.Type: GrantFiled: September 8, 1992Date of Patent: October 4, 1994Assignee: Texas Instruments IncorporatedInventors: James S. Wallace, Ernie Russell, Daniel Baudouin
-
Patent number: 5275975Abstract: A flat package for semiconductor integrated circuit devices allows edge-mounting and surface-mount. The package may be molded plastic containing a semiconductor chip, and flat leads extend from one edge of the package. The leads are bent to provide an area to solder to conductors on a PC board. Mechanical positioning, mechanical support and spacing are provided by studs extending from the edge of the package adjacent the leads. The studs have stops formed at a position even with flat outer surfaces of the bent leads; the portion outward of the stops fits into holes in the PC board.Type: GrantFiled: July 1, 1992Date of Patent: January 4, 1994Assignee: Texas Instruments IncorporatedInventors: Daniel A. Baudouin, Ernest J. Russell
-
Patent number: 5260601Abstract: A flat package for semiconductor integrated circuit devices allows edge-mounting and surface-mount. The package may be molded plastic containing a semiconductor chip, and flat leads extend from one edge of the package. The leads are bent to provide an area to solder to conductors on a PC board. Mechanical positioning, mechanical support and spacing are provided by studs extending from the edge of the package adjacent the leads. The studs have stops formed at a position even with flat outer surfaces of the bent leads; the portion outward of the stops fits into holes in the PC board.Type: GrantFiled: September 5, 1990Date of Patent: November 9, 1993Assignee: Texas Instruments IncorporatedInventors: Daniel A. Baudouin, Ernest J. Russell
-
Patent number: 5208732Abstract: A memory card has a housing including an interior chamber and a top metal cover. A substrate is located in the interior chamber and carries printed circuit leads, packaged semiconductor devices connected to selected printed circuit leads, and a connector connected to selected printed circuit leads. The packaged semiconductor devices are spaced from the top metal cover and a thermal coupler is located between the top metal cover and the packaged semiconductor devices for coupling heat generated by the packaged semiconductor devices to the top metal cover.Type: GrantFiled: May 29, 1991Date of Patent: May 4, 1993Assignee: Texas Instruments, IncorporatedInventors: Daniel Baudouin, Alton Carpenter, James Wallace
-
Patent number: 4994938Abstract: A printed circuit board or other substrate mounts electrical components substantially coplanar with the median plane or thickness of the board or substrate. The board furnishes an opening having bonding pads plated through the opening and fixed on the opposite sidewalls of the opening. The electrical component becomes placed in the the opening with solder paste between the bonding pads and end terminals of the electrical component. Reflow soldering techniques melt the solder paste into solder filets that solidify to fasten the electrical component within the opening in coplanar with the median plane or thickness of the board.Type: GrantFiled: December 28, 1988Date of Patent: February 19, 1991Assignee: Texas Instruments IncorporatedInventor: Daniel A. Baudouin
-
Patent number: 4975763Abstract: A flat package for semiconductor integrated circuit devices allows edge-mounting and surface-mount. The package may be molded plastic containing a semiconductor chip, and flat leads extend from one edge of the package. The leads are bent to provide an area to solder to conductors on a PC board. Mechanical positioning, mechanical support and spacing are provided by studs extending from the edge of the package adjacent the leads. The studs have stops formed at a position even with flat outer surfaces of the bent leads; the portion outward of the stops fits into holes in the PC board.Type: GrantFiled: March 14, 1988Date of Patent: December 4, 1990Assignee: Texas Instruments IncorporatedInventors: Daniel A. Baudouin, Ernest J. Russell