Patents by Inventor Daniela Peschiaroli

Daniela Peschiaroli has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070287290
    Abstract: Electrically non-active structures are formed for an electronic circuit to make uniform a surface above a semiconductor substrate. The electronic circuit includes first electrically active structures comprising conductive elements of a first height projecting from the semiconductor substrate, and second electrically active structures comprising conductive elements of a second height projecting from the semiconductor substrate. The first height is different from the second height. The electrically non-active structures are formed by identifying, among the electrically non-active structures, a first group of electrically non-active structures formed within areas that substantially extend for a radius around each electrical component belonging to the second electrically active structures. The method further includes identifying, among the electrically non-active structures, a second group of electrically non-active structures not belonging to the first group of electrically non-active structures.
    Type: Application
    Filed: May 29, 2007
    Publication date: December 13, 2007
    Applicant: STMicroelectronics S.r.l.
    Inventors: Alfonso Maurelli, Daniela Peschiaroli, Fausto Piazza, Carlo Vigiani, Paola Zabberoni
  • Publication number: 20070026610
    Abstract: An integrated circuit includes a semiconductor substrate including first and second portions, with first electronic devices adjacent the first portion. Each first electronic device includes a first region comprising at least one first conductive layer projecting from the semiconductor substrate. First protective spacers are adjacent sidewalls of the first regions of the first electronic devices. The first protective spacers are defined by first and second sealing layers adjacent one another. Second electronic devices are adjacent the second portion of the semiconductor substrate. Each second electronic device includes a second region comprising a second conductive layer projecting from the semiconductor substrate. Second protective spacers are adjacent sidewalls of the second regions of the second electronic devices. The second protective spacers are defined by other portions of the second sealing layer. The second sealing layer has a thickness less than a thickness of the first sealing layer.
    Type: Application
    Filed: July 17, 2006
    Publication date: February 1, 2007
    Applicant: STMicroelectronics S.r.l.
    Inventors: Emilio Camerlenghi, Alfonso Maurelli, Daniela Peschiaroli, Paola Zabberoni
  • Patent number: 7078294
    Abstract: A method for sealing electronic devices formed on a semiconductor substrate includes forming at least one first conductive layer on a first portion of the semiconductor substrate for defining electronic devices, and forming a second conductive layer on a second portion of semiconductor substrate for also defining electronic devices. First regions are formed in the at least one first conductive layer for defining electronic devices, and a first sealing layer is formed on the whole semiconductor substrate to seal the first regions. Second regions are formed in the second conductive layer for defining electronic devices, and a second sealing layer is formed on the whole semiconductor substrate to seal the second regions.
    Type: Grant
    Filed: October 22, 2004
    Date of Patent: July 18, 2006
    Assignee: STMicroelectonics S.r.l.
    Inventors: Emilio Camerlenghi, Alfonso Maurelli, Daniela Peschiaroli, Paola Zabberoni
  • Publication number: 20050112905
    Abstract: A method for sealing electronic devices formed on a semiconductor substrate includes forming at least one first conductive layer on a first portion of the semiconductor substrate for defining electronic devices, and forming a second conductive layer on a second portion of semiconductor substrate for also defining electronic devices. First regions are formed in the at least one first conductive layer for defining electronic devices, and a first sealing layer is formed on the whole semiconductor substrate to seal the first regions. Second regions are formed in the second conductive layer for defining electronic devices, and a second sealing layer is formed on the whole semiconductor substrate to seal the second regions.
    Type: Application
    Filed: October 22, 2004
    Publication date: May 26, 2005
    Applicant: STMicroelectronics S.r.I.
    Inventors: Emilio Camerlenghi, Alfonso Maurelli, Daniela Peschiaroli, Paola Zabberoni
  • Patent number: 6627928
    Abstract: A method for manufacturing an integrated circuit having a memory device and a logic circuit includes forming a plurality of first transistors in a first portion of a semiconductor substrate, a plurality of second transistors in a second portion of the semiconductor substrate, and a plurality of memory cells in a third portion of the semiconductor substrate. A matrix mask used for selectively removing a dielectric layer from the first and third portions of the semiconductor substrate allows dielectric to remain on a floating gate of the plurality of memory cells and on the gate electrodes of the plurality of first transistors. A control gate is then formed on the floating gate, which is separated by the dielectric. Portions of the gate electrodes for the plurality of first transistors are left free so that contact is made with the transistors.
    Type: Grant
    Filed: October 1, 2002
    Date of Patent: September 30, 2003
    Assignee: STMicroelectronics S.r.l.
    Inventors: Daniela Peschiaroli, Alfonso Maurelli, Elisabetta Palumbo, Fausto Piazza
  • Publication number: 20030032244
    Abstract: A method for manufacturing an integrated circuit having a memory device and a logic circuit includes forming a plurality of first transistors in a first portion of a semiconductor substrate, a plurality of second transistors in a second portion of the semiconductor substrate, and a plurality of memory cells in a third portion of the semiconductor substrate. A matrix mask used for selectively removing a dielectric layer from the first and third portions of the semiconductor substrate allows dielectric to remain on a floating gate of the plurality of memory cells and on the gate electrodes of the plurality of first transistors. A control gate is then formed on the floating gate, which is separated by the dielectric. Portions of the gate electrodes for the plurality of first transistors are left free so that contact is made with the transistors.
    Type: Application
    Filed: October 1, 2002
    Publication date: February 13, 2003
    Applicant: STMicroelectronics S.r.I.
    Inventors: Daniela Peschiaroli, Alfonso Maurelli, Elisabetta Palumbo, Fausto Piazza
  • Patent number: 6482698
    Abstract: A method for manufacturing an integrated circuit having a memory device and a logic circuit includes forming a plurality of first transistors in a first portion of a semiconductor substrate, a plurality of second transistors in a second portion of the semiconductor substrate, and a plurality of memory cells in a third portion of the semiconductor substrate. A matrix mask used for selectively removing a dielectric layer from the first and third portions of the semiconductor substrate allows dielectric to remain on a floating gate of the plurality of memory cells and on the gate electrodes of the plurality of first transistors. A control gate is then formed on the floating gate, which is separated by the dielectric. Portions of the gate electrodes for the plurality of first transistors are left free so that contact is made with the transistors.
    Type: Grant
    Filed: March 26, 2001
    Date of Patent: November 19, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Daniela Peschiaroli, Alfonso Maurelli, Elisabetta Palumbo, Fausto Piazza
  • Publication number: 20010049166
    Abstract: A method for manufacturing an integrated circuit having a memory device and a logic circuit includes forming a plurality of first transistors in a first portion of a semiconductor substrate, a plurality of second transistors in a second portion of the semiconductor substrate, and a plurality of memory cells in a third portion of the semiconductor substrate. A matrix mask used for selectively removing a dielectric layer from the first and third portions of the semiconductor substrate allows dielectric to remain on a floating gate of the plurality of memory cells and on the gate electrodes of the plurality of first transistors. A control gate is then formed on the floating gate, which is separated by the dielectric. Portions of the gate electrodes for the plurality of first transistors are left free so that contact is made with the transistors.
    Type: Application
    Filed: March 26, 2001
    Publication date: December 6, 2001
    Applicant: STMicroelectronics S.r.l.
    Inventors: Daniela Peschiaroli, Alfonso Maurelli, Elisabetta Palumbo, Fausto Piazza
  • Patent number: 6319780
    Abstract: Active areas and body regions are formed in a substrate for forming low voltage MOS transistors, high voltage MOS transistors, and EPROM cells. A thermal oxide layer is formed on the substrate, and a first polycrystalline silicon layer is formed on the thermal oxide layer. The polycrystalline silicon layer is selectively removed to form the floating gate electrodes of the EPROM cells, and the source and drain regions of the EPROM cells are also formed. The active areas for the high voltage MOS transistors are exposed, and a layer of high temperature oxide is formed and nitrided. The active area for the low voltage MOS transistors are exposed, and a layer of thermal oxide is formed on the exposed areas. A second polycrystalline silicon layer is deposited, which is then selectively removed to form the gate electrodes of the low voltage and high voltage MOS transistors, and the control gate electrodes of the EPROM cells.
    Type: Grant
    Filed: November 29, 2000
    Date of Patent: November 20, 2001
    Assignee: STMicroelectronics S.r.l.
    Inventors: Barbara Crivelli, Daniela Peschiaroli, Elisabetta Palumbo, Nicola Zatelli
  • Publication number: 20010018250
    Abstract: Active areas and body regions are formed in a substrate for forming low voltage MOS transistors, high voltage MOS transistors, and EPROM cells. A thermal oxide layer is formed on the substrate, and a first polycrystalline silicon layer is formed on the thermal oxide layer. The polycrystalline silicon layer is selectively removed to form the floating gate electrodes of the EPROM cells, and the source and drain regions of the EPROM cells are also formed. The active areas for the high voltage MOS transistors are exposed, and a layer of high temperature oxide is formed and nitrided. The active area for the low voltage MOS transistors are exposed, and a layer of thermal oxide is formed on the exposed areas. A second polycrystalline silicon layer is deposited, which is then selectively removed to form the gate electrodes of the low voltage and high voltage MOS transistors, and the control gate electrodes of the EPROM cells.
    Type: Application
    Filed: November 29, 2000
    Publication date: August 30, 2001
    Applicant: STMicroelectronics S.r.l.
    Inventors: Barbara Crivelli, Daniela Peschiaroli, Elisabetta Palumbo, Nicola Zatelli