Patents by Inventor Danilo Gerna

Danilo Gerna has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120139617
    Abstract: The transition frequency of an inverter can vary with the transconductance of its internal transistors as a function of temperature and bias level. To maintain consistent transition frequency across temperatures, and therefore reduce the phase noise variation introduced by the inverter, systems, methods, and circuits are disclosed for biasing the inverter with a temperature varying current such that the transconductance of transistors remains constant across temperatures, while maintaining the lowest possible power consumption to do so. Various embodiments can include using current sources that have proportional-to-absolute-temperature (PTAT) devices.
    Type: Application
    Filed: December 2, 2011
    Publication date: June 7, 2012
    Inventors: Danilo Gerna, Enrico Sacchi
  • Publication number: 20120027121
    Abstract: A system including a first frequency divider, a plurality of second frequency dividers, and a control module. The first frequency divider includes a first plurality of components and is configured to divide an input frequency of an input signal to generate a first signal having a first frequency and a first phase. Each of the plurality of second frequency dividers includes a second plurality of components and is configured to divide the input frequency of the input signal to generate a second signal having the first frequency and a second phase. The control module is configured to connect the second plurality of components of one of the second frequency dividers to the first plurality of components of the first frequency divider.
    Type: Application
    Filed: July 29, 2011
    Publication date: February 2, 2012
    Inventors: Danilo Gerna, Stefano Dal Toso, Gregory Uehara
  • Publication number: 20030157911
    Abstract: A head of transmission-reception of a high-frequency signal made in the form of an integrated circuit including a transmit amplifier and a receive amplifier. The transmit terminal of the transmit amplifier and the receive terminal of the receive amplifier are interconnected in a common transmit/receive terminal. The head includes means for selecting one of the amplifiers and means for placing the other amplifier in a high impedance state, as seen from the transmit/receive terminal.
    Type: Application
    Filed: March 5, 2003
    Publication date: August 21, 2003
    Inventors: Danilo Gerna, Didier Belot, Vincent Knopik
  • Patent number: 6195283
    Abstract: For each memory cell to be programmed, the present threshold value of the cell is determined; the desired threshold value is acquired; the analog distance between the present threshold value and the desired threshold value is calculated; and a programming pulse is then generated, the duration of which is proportional to the analog distance calculated. The programming and reading cycle is repeated until the desired threshold is reached. By this means a time saving is obtained, owing to the reduction of the number of intermediate reading steps. The method permits programming in parallel and simultaneously of a plurality of cells of a memory array which is connected to a single word line and to different bit lines, each with a programming pulse the duration of which is proportional to the analog distance calculated for the same cell. The programming process is thus very fast, owing to parallel application of the programming and the saving in the intermediate reading cycles.
    Type: Grant
    Filed: May 11, 1998
    Date of Patent: February 27, 2001
    Assignee: STMicroelectronics S.r.l.
    Inventors: Pier Luigi Rolandi, Roberto Canegallo, Ernestina Chioffi, Danilo Gerna, Marco Pasotti
  • Patent number: 6081448
    Abstract: A device for analog programming is disclosed. The device comprises a current mirror circuit connected to drain terminals of a cell to be programmed and of a MOS reference transistor. An operational amplifier has inputs connected to the drain terminals of the cell and respectively of the MOS transistor and an output connected to the control terminal of the MOS transistor. During programming, the control and drain terminals of the cell are biased at corresponding programming voltages and the output voltage of the operational amplifier, which is correlated to the current threshold voltage level of the cell, is monitored and the programming is interrupted when this output voltage becomes at least equal to a reference voltage correlated to the threshold value desired for the cell.
    Type: Grant
    Filed: September 28, 1998
    Date of Patent: June 27, 2000
    Assignee: STMicroelectronics S.r.l.
    Inventors: Marco Pasotti, Roberto Canegallo, Ernestina Chioffi, Danilo Gerna, Pier Luigi Rolandi
  • Patent number: 6069822
    Abstract: The programming method comprises the steps of applying a programming pulse to a first cell and simultaneously verifying the present threshold value of at least a second cell; then verifying the present threshold value of the first cell and simultaneously applying a programming pulse to the second cell. In practice, during the entire programming operation, the gate terminal of both the cells is biased to a same predetermined gate voltage and the source terminal is connected to ground; the step of applying a programming pulse is carried out by biasing the drain terminal of the cell to a predetermined programming voltage and the step of verifying is carried out by biasing the drain terminal of the cell to a read voltage different from the programming voltage. Thereby, switching between the step of applying a programming pulse and verifying is obtained simply by switching the drain voltage of the cells.
    Type: Grant
    Filed: October 27, 1998
    Date of Patent: May 30, 2000
    Assignee: STMicroelectronics S.r.l.
    Inventors: Roberto Canegallo, Ernestina Chioffi, Marco Pasotti, Danilo Gerna, Pier Luigi Rolandi
  • Patent number: 6016272
    Abstract: An analog reading circuit having a current mirror circuit forcing two identical currents into a cell to be read and into a reference cell. An operational amplifier has an inverting input connected to the drain terminal of the cell to be read, a non-inverting input connected to the drain terminal of the reference cell, and an output connected to the gate terminal of the reference cell. The reference cell therefore forms part of a negative feedback loop which maintains the overdrive voltages of the cell to be read and the reference cell constant, irrespective of temperature variations. The reading circuit is also of high precision and has a high reading speed.
    Type: Grant
    Filed: April 14, 1998
    Date of Patent: January 18, 2000
    Assignee: STMicroelectronicsS. r. l.
    Inventors: Danilo Gerna, Roberto Canegallo, Ernestina Chioffi, Marco Pasotti, Pier Luigi Rolandi
  • Patent number: 6011715
    Abstract: A programming method for a nonvolatile memory includes the steps of: a) determining a current value of the threshold voltage; b) acquiring a target value of the threshold voltage; c) calculating a first number of gate voltage pulses necessary to take the threshold voltage from the current value to the target value; d) applying a second number of consecutive voltage pulses to the gate terminal of the cell, the second number being correlated to the first number and having a uniformly increasing amplitude; e) then measuring a current value of the threshold voltage; and repeating steps c) to e) until a final threshold value is obtained.
    Type: Grant
    Filed: November 3, 1998
    Date of Patent: January 4, 2000
    Assignee: STMicroelectronics S.r.l.
    Inventors: Marco Pasotti, Pier Luigi Rolandi, Roberto Canegallo, Danilo Gerna, Ernestina Chioffi
  • Patent number: 5978025
    Abstract: An integrated image processing system includes an array of cells arranged in rows and columns. Each cell corresponds to a pixel of an image and includes a photosensitive element for detecting the luminous intensity of its respective pixel and for generating a value. A first switch controls the transfer of the value from a respective photosensitive element to the corresponding capacitor, which stores the value. A second switch couples each of the cells in parallel to a common line. A control circuit receives the values from each cell on the common line and generates a signal for regulating the switching time interval of the first switch.
    Type: Grant
    Filed: November 20, 1996
    Date of Patent: November 2, 1999
    Assignee: STMicroelectronics S.r.l.
    Inventors: Alfredo Tomasini, Gianluca Colli, Ernestina Chioffi, Danilo Gerna
  • Patent number: 5973959
    Abstract: A reading circuit comprises a current mirror circuit connected, at a first and a second output node, to the drain terminals of an array cell and of a reference cell; a comparator whose inputs are connected to the output nodes of the current mirror circuit; a ramp generator having an enabling input connected to the output of the comparator and an output connected to the control terminal of the reference cell. Biasing the gate terminal of the array cell to a constant voltage, when the currents flowing in the array cell and in the reference cell are equal, the value assumed by the ramp voltage is proportional to the threshold value of the array cell; at that time the comparator is triggered and discontinues the ramp increase, supplying as output the desired threshold value.
    Type: Grant
    Filed: July 22, 1998
    Date of Patent: October 26, 1999
    Assignee: STMicroelectronics S.r.l.
    Inventors: Danilo Gerna, Roberto Canegallo, Ernestina Chioffi, Marco Pasotti, Pier Luigi Rolandi
  • Patent number: 5805492
    Abstract: The speed of a capacitive cell RAAM used for storing an optical image as electric charge is greatly enhanced by presampling the serial analog input signal on two rows or lines of presampling capacitors, each composed of the same number of capacitors as the number of columns of the capacitive cell RAAM and by "writing" in a parallel mode the selected row of said memory. The values stored in the capacitors of one of said two presampling rows are transferred (written) in the corresponding cells of the selected row of the memory while presampling continues on the other row of presampling capacitors.
    Type: Grant
    Filed: September 27, 1996
    Date of Patent: September 8, 1998
    Assignee: SGS-Thomson Microelectronics, S.r.l.
    Inventors: Danilo Gerna, Marco Pasotti, Stefano Marchese