Patents by Inventor Daramana G. Gata

Daramana G. Gata has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6927632
    Abstract: A low distortion compression amplifier comprising an amplifier circuit having an input and an output, wherein an input signal is received at the input and amplified in accordance with a gain to form an output signal at the output. The amplifier circuit further comprises a comparator circuit operable to receive the output signal and generate a first control signal in response thereto. A digital gain control circuit is coupled to the amplifier circuit, and is operable to generate a digital gain control signal based at least in part on the first control signal. The gain control signal is then employed to modulate the gain of the amplifier circuit in a digital fashion. The invention also comprises a method of digitally controlling a gain associated with an amplifier circuit. The method comprises comparing an output signal to a threshold and modulating the gain in a digital fashion, wherein the gain is modulated up in a plurality of rates or down in a plurality of rates in response to the comparison.
    Type: Grant
    Filed: June 20, 2002
    Date of Patent: August 9, 2005
    Assignee: Texas Instruments Incorporated
    Inventors: Walter Paul Sjursen, Daramana G. Gata, John W. Fattaruso
  • Publication number: 20040000950
    Abstract: A low distortion compression amplifier comprising an amplifier circuit having an input and an output, wherein an input signal is received at the input and amplified in accordance with a gain to form an output signal at the output. The amplifier circuit further comprises a comparator circuit operable to receive the output signal and generate a first control signal in response thereto. A digital gain control circuit is coupled to the amplifier circuit, and is operable to generate a digital gain control signal based at least in part on the first control signal. The gain control signal is then employed to modulate the gain of the amplifier circuit in a digital fashion. The invention also comprises a method of digitally controlling a gain associated with an amplifier circuit. The method comprises comparing an output signal to a threshold and modulating the gain in a digital fashion, wherein the gain is modulated up in a plurality of rates or down in a plurality of rates in response to the comparison.
    Type: Application
    Filed: June 20, 2002
    Publication date: January 1, 2004
    Inventors: Walter Paul Sjursen, Daramana G. Gata, John W. Fattaruso
  • Patent number: 6433722
    Abstract: A circuit and method is provided that allows for communication of digital to analog data over more that one channel employing a single current switching DAC and a current switching multiplexer. The current switching multiplexer is an output stage circuit that is used to steer the current from one output channel to another. The data rate of the data transmitted to the DAC is increased by the number of channels that the data is being transmitted over. The data is then switched from one channel to the other by employing a current switching multiplexer, such that the device provides for the same functionality that conventional devices utilizing a single DAC for multiple channels as opposed to a single DAC for a single channel.
    Type: Grant
    Filed: August 7, 2001
    Date of Patent: August 13, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Daramana G. Gata, Donald C. Richardson
  • Patent number: 6388522
    Abstract: The opamp with common mode feedback bias includes: a first differential pair M1 and M2 having first and second inputs; active load devices M3 and M4 coupled to the first differential pair M1 and M2; a common mode feedback circuit 20 coupled to the active load devices M3 and M4 for controlling the active load devices M3 and M4; a second differential pair M18 and M19 having a first input coupled to the first input of the first differential pair M1 and M2 and a second input coupled to the second input of the first differential pair M1 and M2; and current drivers M22 and M23 having control nodes coupled to the second differential pair M18 and M19 and outputs coupled to the active load devices M3 and M4.
    Type: Grant
    Filed: August 17, 2001
    Date of Patent: May 14, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: John W. Fattaruso, Daramana G. Gata
  • Publication number: 20020027517
    Abstract: A circuit and method is provided that allows for communication of digital to analog data over more that one channel employing a single current switching DAC and a current switching multiplexer. The current switching multiplexer is an output stage circuit that is used to steer the current from one output channel to another. The data rate of the data transmitted to the DAC is increased by the number of channels that the data is being transmitted over. The data is then switched from one channel to the other by employing a current switching multiplexer, such that the device provides for the same functionality that conventional devices utilizing a single DAC for multiple channels as opposed to a single DAC for a single channel.
    Type: Application
    Filed: August 7, 2001
    Publication date: March 7, 2002
    Inventors: Daramana G. Gata, Donald C. Richardson
  • Publication number: 20020024384
    Abstract: The opamp with common mode feedback bias includes: a first differential pair M1 and M2 having first and second inputs; active load devices M3 and M4 coupled to the first differential pair M1 and M2; a common mode feedback circuit 20 coupled to the active load devices M3 and M4 for controlling the active load devices M3 and M4; a second differential pair M18 and M19 having a first input coupled to the first input of the first differential pair M1 and M2 and a second input coupled to the second input of the first differential pair M1 and M2; and current drivers M22 and M23 having control nodes coupled to the second differential pair M18 and M19 and outputs coupled to the active load devices M3 and M4.
    Type: Application
    Filed: August 17, 2001
    Publication date: February 28, 2002
    Inventors: John W. Fattaruso, Daramana G. Gata
  • Patent number: 6288669
    Abstract: A digitally programmable switched capacitor gain and attenuation circuit that uses the same switched capacitor array for a multitude of different gain and/or attenuation settings with a single operational amplifier is disclosed. With the top plates of the capacitors connected to the operational amplifier input, the unique switching of the bottom plates of the capacitor array elements between three voltages—the circuit output, the circuit input, or a chosen reference voltage such as a power supply midpoint voltage or a ground voltage of the circuit, makes this circuit arrangement's component area smaller and the operational amplifier's design specification less demanding for applications such as a digital camera front end analog processor.
    Type: Grant
    Filed: July 15, 1999
    Date of Patent: September 11, 2001
    Inventor: Daramana G. Gata