Patents by Inventor Daramana Gata

Daramana Gata has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6650191
    Abstract: A low power and low jitter CMOS ring oscillator having a novel architecture that includes fully symmetrical differential current steering delay cells. This novel ring oscillator includes a first capacitor coupled between the first power supply rail and a bias voltage input. At least one stage couples across the first capacitor. Each stage includes a first transistor, a second capacitor, and a fully symmetrical differential delay cell. In an embodiment, the first transistor may be a PMOS transistor, where the drain of the first PMOS transistor connects to the first power supply rail and the gate of the first PMOS transistor couple to the bias voltage input. The second capacitor couples between the source of the first transistor and ground and acts as a low pass filter. As a result, the second capacitor minimizes the effects of the thermal and flicker noise of the devices which provide the tail current.
    Type: Grant
    Filed: August 7, 2002
    Date of Patent: November 18, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Charles M. Branch, Lieyi Fang, Daramana Gata, James R. Hochschild
  • Publication number: 20030076179
    Abstract: A low power and low jitter CMOS ring oscillator having a novel architecture that includes fully symmetrical differential current steering delay cells. This novel ring oscillator includes a first capacitor coupled between the first power supply rail and a bias voltage input. At least one stage couples across the first capacitor. Each stage includes a first transistor, a second capacitor, and a fully symmetrical differential delay cell. In an embodiment, the first transistor may be a PMOS transistor, where the drain of the first PMOS transistor connects to the first power supply rail and the gate of the first PMOS transistor couple to the bias voltage input. The second capacitor couples between the source of the first transistor and ground and acts as a low pass filter. As a result, the second capacitor minimizes the effects of the thermal and flicker noise of the devices which provide the tail current.
    Type: Application
    Filed: August 7, 2002
    Publication date: April 24, 2003
    Inventors: Charles M. Branch, Lieyi Fang, Daramana Gata, James R. Hochschild
  • Patent number: 5376892
    Abstract: A circuit having a first integrator 46 and a sensor 20 for sensing a difference between an output voltage of the first integrator and a trip voltage provides a signal indicative of whether the output voltage is greater than the trip voltage. Resetting circuitry 40, 42 and 44 is coupled to the sensor 20 for softly bringing the output voltage lower than the trip voltage when the signal from the sensor 20 indicates that the output voltage is greater than the trip voltage.
    Type: Grant
    Filed: July 26, 1993
    Date of Patent: December 27, 1994
    Assignee: Texas Instruments Incorporated
    Inventor: Daramana Gata
  • Patent number: 5355036
    Abstract: A timed make-before-break circuit for analog switch control is provided. The invention contains one or more delay circuit and more than one logic gate. Each logic gate has one logic gate input line connected to a delay circuit input line and another logic gate input line connected to a delay circuit output line. The logic gate input lines are connected to the delay circuit input line and the delay circuit output line from the same delay circuit. The invention also has more than one switch. Each switch has an input control line connected to a logic gate output line.
    Type: Grant
    Filed: November 12, 1992
    Date of Patent: October 11, 1994
    Assignee: Texas Instruments Incorporated
    Inventor: Daramana Gata