Patents by Inventor Darrin Benzer

Darrin Benzer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8400206
    Abstract: According to one embodiment, a level shifter circuit operable with a low voltage input comprises first and second pull-down switches configured to receive the low voltage input as respective non-inverted and inverted control voltages, first and second pull-up switches coupled between the respective first and second pull-down switches and an output supply voltage, and a pull-up boost switching stage coupled to a node between the first pull-up switch and the first pull-down switch. The pull-up boost switching stage is configured to turn ON in response to the second pull-down switch turning ON, and to turn OFF before the first pull-up switch turns OFF. In one embodiment, the level shifter circuit may be implemented as part of an input/output (IO) pad of an integrated circuit (IC) fabricated on a semiconductor die.
    Type: Grant
    Filed: November 12, 2009
    Date of Patent: March 19, 2013
    Assignee: Broadcom Corporation
    Inventor: Darrin Benzer
  • Publication number: 20110109369
    Abstract: According to one embodiment, a level shifter circuit operable with a low voltage input comprises first and second pull-down switches configured to receive the low voltage input as respective non-inverted and inverted control voltages, first and second pull-up switches coupled between the respective first and second pull-down switches and an output supply voltage, and a pull-up boost switching stage coupled to a node between the first pull-up switch and the first pull-down switch. The pull-up boost switching stage is configured to turn ON in response to the second pull-down switch turning ON, and to turn OFF before the first pull-up switch turns OFF. In one embodiment, the level shifter circuit may be implemented as part of an input/output (IO) pad of an integrated circuit (IC) fabricated on a semiconductor die.
    Type: Application
    Filed: November 12, 2009
    Publication date: May 12, 2011
    Applicant: BROADCOM CORPORATION
    Inventor: Darrin Benzer
  • Patent number: 7521965
    Abstract: Systems and methods are disclosed for operating a core circuitry of an integrated circuit at a lower voltage than the coupled IO circuitry using a tolerant circuit. In one embodiment includes a voltage tolerant circuit comprising a voltage detect module adapted to detect when a voltage is sufficient to switch bias conditions without violating maximum transistor operating conditions and a comparator adapted to detect when a PAD voltage is greater than an IO power supply voltage.
    Type: Grant
    Filed: February 4, 2005
    Date of Patent: April 21, 2009
    Assignee: Broadcom Corporation
    Inventors: Kent Oertle, Robert Elio, Duncan McFarland, Darrin Benzer
  • Publication number: 20080106836
    Abstract: Systems and methods are disclosed for a clamping circuit for protecting against voltage overstresses. One embodiment of the system comprises a first voltage comparator adapted to detect when a selected voltage exceeds a first predetermined voltage and a second voltage comparator adapted to detect when the selected voltage falls below a second predetermined voltage, thereby preventing voltage overstresses.
    Type: Application
    Filed: September 19, 2007
    Publication date: May 8, 2008
    Inventor: Darrin Benzer
  • Publication number: 20070241803
    Abstract: Systems and methods are disclosed for a clamping circuit for protecting against voltage overstresses. One embodiment of the system comprises a first voltage comparator adapted to detect when a selected voltage exceeds a first predetermined voltage and a second voltage comparator adapted to detect when the selected voltage falls below a second predetermined voltage, thereby preventing voltage overstresses.
    Type: Application
    Filed: October 11, 2006
    Publication date: October 18, 2007
    Inventor: Darrin Benzer
  • Patent number: 7230469
    Abstract: Methods are disclosed for translating or shifting a voltage level of a single ended input. More specifically, the present invention provides a method of translating or shifting a voltage level that doesn't require a complementary input or an additional power supply if the complementary signal isn't available. One embodiment of the method of translating a voltage level of a single-ended input signal using at least one native transistor device having a threshold voltage less than 0V comprises outputting a first voltage level if the single ended input signal is in a first state. A second voltage level is output if the single ended input is in a second state.
    Type: Grant
    Filed: September 17, 2003
    Date of Patent: June 12, 2007
    Assignee: Broadcom Corporation
    Inventors: Darrin Benzer, Robert F. Elio
  • Patent number: 7199612
    Abstract: Systems and methods are disclosed for reducing or eliminating hot carrier injection stress in circuits. In one embodiment, the present invention relates to an integrated circuit comprising an IO PAD, an output circuit coupled to at least the IO PAD and a stress circuit. The stress circuit is coupled to at least the output circuit and is adapted to limit a high voltage across the output circuit when the output circuit is enabled, thereby reducing stress on the output circuit. In one embodiment, the stress circuit comprises at least one transistor device (a p-channel device or two stacked p-channel devices, for example) and the output circuit comprises a transistor device (an n-channel device or two stacked n-channel devices).
    Type: Grant
    Filed: July 1, 2003
    Date of Patent: April 3, 2007
    Assignee: Broadcom Corporation
    Inventors: Kent Oertle, Robert Elio, Duncan McFarland, Darrin Benzer
  • Publication number: 20060017503
    Abstract: The input stage of the fully differential amplifier output stage is configured in a differential pair configuration with a tail current. The tail current is divided between two legs of the input stage and is higher in the leg that has the higher of the two input voltage levels (in or inb). The devices in each leg of the fully differential amplifier output stage may be cascoded to avoid electrical voltage overstress. The top device in each leg of the differential input stage may be coupled in a diode configuration and is utilized to mirror the current into another NMOS current mirror as well as to a PMOS output device. The gate of the PMOS output devices are connected in a cross-coupled configuration. The NMOS current mirrors are utilized to mirror the current into the NMOS output devices in a non-cross-coupled configuration.
    Type: Application
    Filed: September 14, 2004
    Publication date: January 26, 2006
    Inventor: Darrin Benzer
  • Publication number: 20050127953
    Abstract: Systems and methods are disclosed for operating a core circuitry of an integrated circuit at a lower voltage than the coupled IO circuitry using a tolerant circuit. In one embodiment includes a voltage tolerant circuit comprising a voltage detect module adapted to detect when a voltage is sufficient to switch bias conditions without violating maximum transistor operating conditions and a comparator adapted to detect when a PAD voltage is greater than an IO power supply voltage.
    Type: Application
    Filed: February 4, 2005
    Publication date: June 16, 2005
    Inventors: Kent Oertle, Robert Elio, Duncan McFarland, Darrin Benzer
  • Patent number: 6856168
    Abstract: Systems and methods are disclosed for operating a core circuitry of an integrated circuit at a lower voltage than the coupled IO circuitry using a tolerant circuit. In one embodiment includes a voltage tolerant circuit comprising a voltage detect module adapted to detect when a voltage is sufficient to switch bias conditions without violating maximum transistor operating conditions and a comparator adapted to detect when a PAD voltage is greater than an IO power supply voltage.
    Type: Grant
    Filed: February 19, 2003
    Date of Patent: February 15, 2005
    Assignee: Broadcom Corporation
    Inventors: Kent Oertle, Robert Elio, Duncan McFarland, Darrin Benzer
  • Publication number: 20050017782
    Abstract: Methods are disclosed for translating or shifting a voltage level of a single ended input. More specifically, the present invention provides a method of translating or shifting a voltage level that doesn't require a complementary input or an additional power supply if the complementary signal isn't available. One embodiment of the method of translating a voltage level of a single-ended input signal using at least one native transistor device having a threshold voltage less than 0V comprises outputting a first voltage level if the single ended input signal is in a first state. A second voltage level is output if the single ended input is in a second state.
    Type: Application
    Filed: September 17, 2003
    Publication date: January 27, 2005
    Inventors: Darrin Benzer, Robert Elio
  • Publication number: 20040027159
    Abstract: Systems and methods are disclosed for operating a core circuitry of an integrated circuit at a lower voltage than the coupled IO circuitry using a tolerant circuit. In one embodiment includes a voltage tolerant circuit comprising a voltage detect module adapted to detect when a voltage is sufficient to switch bias conditions without violating maximum transistor operating conditions and a comparator adapted to detect when a PAD voltage is greater than an IO power supply voltage.
    Type: Application
    Filed: February 19, 2003
    Publication date: February 12, 2004
    Inventors: Kent Oertle, Robert Elio, Duncan McFarland, Darrin Benzer
  • Publication number: 20040027161
    Abstract: Systems and methods are disclosed for reducing or eliminating hot carrier injection stress in circuits. In one embodiment, the present invention relates to an integrated circuit comprising an IO PAD, an output circuit coupled to at least the IO PAD and a stress circuit. The stress circuit is coupled to at least the output circuit and is adapted to limit a high voltage across the output circuit when the output circuit is enabled, thereby reducing stress on the output circuit. In one embodiment, the stress circuit comprises at least one transistor device (a p-channel device or two stacked p-channel devices, for example) and the output circuit comprises a transistor device (an n-channel device or two stacked n-channel devices).
    Type: Application
    Filed: July 1, 2003
    Publication date: February 12, 2004
    Inventors: Kent Oertle, Robert Elio, Duncan McFarland, Darrin Benzer
  • Publication number: 20030214342
    Abstract: Systems and methods are disclosed for a clamping circuit for protecting against voltage overstresses. One embodiment of the system comprises a first voltage comparator adapted to detect when a selected voltage exceeds a first predetermined voltage and a second voltage comparator adapted to detect when the selected voltage falls below a second predetermined voltage, thereby preventing voltage overstresses.
    Type: Application
    Filed: May 14, 2002
    Publication date: November 20, 2003
    Inventor: Darrin Benzer
  • Patent number: 6650167
    Abstract: Systems and methods are disclosed for a multi-level level shifter circuit having a single ended input and adapted to translate one or more signals from one voltage level to another. More specifically, the present invention provides a level shifter that doesn't require a complementary input or an additional power supply if the complementary signal isn't available. One embodiment of the level shifter circuit device having a single-ended input comprises at least three transistor devices. The first transistor device is coupled to at least the input and is adapted to have a threshold voltage less than 0V. The second transistor device is coupled to at least the first transistor device, while a level shifter transistor device is coupled to at least the first and second transistor devices.
    Type: Grant
    Filed: June 6, 2002
    Date of Patent: November 18, 2003
    Assignee: Broadcom Corporation
    Inventors: Darrin Benzer, Robert F. Elio