Patents by Inventor Dave Eugene Chapmen
Dave Eugene Chapmen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 8102690Abstract: A chip system that has reduced power consumption under specific operational modes includes: a DDR3 chip that includes: a plurality of pads, disposed at the center of the DDR3 chip; and an array of banks, each bank having a specific logical address, surrounding the pads. The chip system further includes: a clock, coupled to the DDR3 chip, for controlling a rate of data transmission; and a memory controller, coupled to the clock, for coordinating transmitted data with relevant processes, and for selectively reassigning the bank logical addresses according to a specific operational mode.Type: GrantFiled: October 12, 2009Date of Patent: January 24, 2012Assignee: Nanya Technology Corp.Inventors: Richard Michael Parent, Ryan Andrew Jurasek, Dave Eugene Chapmen
-
Patent number: 8044691Abstract: A method of detecting a minimum operational frequency includes: generating a signal that becomes an oscillating signal at a first predetermined frequency; and generating a logic signal to provide a level transition when a frequency of the oscillating signal reaches a second predetermined frequency corresponding to the minimum operational frequency. The logic signal is generated by: providing a transistor that is activated at the second predetermined frequency; providing a capacitor; storing charges in the capacitor when the oscillating signal is below the second predetermined frequency; discharging the capacitor when the transistor is activated by the oscillating signal; and outputting the logic signal when the capacitor discharges.Type: GrantFiled: May 21, 2010Date of Patent: October 25, 2011Assignee: Nanya Technology Corp.Inventors: Ryan Andrew Jurasek, Bret Roberts Dale, Darin James Daudelin, Dave Eugene Chapmen
-
Publication number: 20110085402Abstract: A chip system that has reduced power consumption under specific operational modes includes: a DDR3 chip that includes: a plurality of pads, disposed at the centre of the DDR3 chip; and an array of banks, each bank having a specific logical address, surrounding the pads. The chip system further includes: a clock, coupled to the DDR3 chip, for controlling a rate of data transmission; and a memory controller, coupled to the clock, for coordinating transmitted data with relevant processes, and for selectively reassigning the bank logical addresses according to a specific operational mode.Type: ApplicationFiled: October 12, 2009Publication date: April 14, 2011Inventors: Richard Michael Parent, Ryan Andrew Jurasek, Dave Eugene Chapmen
-
Patent number: 7863883Abstract: A low-voltage current reference providing a current being substantially constant with temperature includes a low voltage bandgap, a start circuit coupled to the low voltage bandgap, and a current summer coupled to the low voltage bandgap and to the start circuit. The low voltage bandgap is for providing a constant voltage reference, and the start circuit is for starting the low voltage bandgap from a non-start mode and for providing a proportional to absolute temperature (PTAT) current reference. The current summer is for providing a constant current reference according to the constant voltage reference and the PTAT current reference.Type: GrantFiled: April 18, 2008Date of Patent: January 4, 2011Assignee: Nanya Technology Corp.Inventors: Ryan Andrew Jurasek, Bret Roberts Dale, Darin James Daudelin, Dave Eugene Chapmen
-
Publication number: 20100231265Abstract: A method of detecting a minimum operational frequency includes: generating a signal that becomes an oscillating signal at a first predetermined frequency; and generating a logic signal to provide a level transition when a frequency of the oscillating signal reaches a second predetermined frequency corresponding to the minimum operational frequency. The logic signal is generated by: providing a transistor that is activated at the second predetermined frequency; providing a capacitor; storing charges in the capacitor when the oscillating signal is below the second predetermined frequency; discharging the capacitor when the transistor is activated by the oscillating signal; and outputting the logic signal when the capacitor discharges.Type: ApplicationFiled: May 21, 2010Publication date: September 16, 2010Inventors: Ryan Andrew Jurasek, Bret Roberts Dale, Darin James Daudelin, Dave Eugene Chapmen
-
Patent number: 7750684Abstract: A power-on detection circuit for detecting a minimum operational frequency includes: an oscillating circuit, which includes: a ring oscillator, for generating a first oscillating signal; and a high pass filter for filtering the first oscillating signal to generate a second oscillating signal. The power-on detection circuit also includes a rectification device, coupled to the high pass filter, for generating a logic signal once the second oscillating signal reaches a certain frequency.Type: GrantFiled: April 18, 2008Date of Patent: July 6, 2010Assignee: Nanya Technology Corp.Inventors: Ryan Andrew Jurasek, Bret Roberts Dale, Darin James Daudelin, Dave Eugene Chapmen
-
Patent number: 7663418Abstract: An apparatus for compensating slew rate of a driving circuit includes: a first circuit, for receiving an edge transition from the driving circuit and generating a first pulse proportional to an actual slope of the edge transition; a second circuit, for receiving an ideal edge transition of the driving circuit and generating a second pulse proportional to an ideal slope of the ideal edge transition; a comparison circuit, coupled to the first circuit and the second circuit, for comparing an extreme value of amplitude of the first pulse with an extreme value of amplitude of the second pulse to produce a comparison signal; and a control circuit, coupled to the comparison circuit, for increasing or decreasing the slew rate of the driving circuit according to the comparison signal.Type: GrantFiled: January 3, 2008Date of Patent: February 16, 2010Assignee: Nanya Technology Corp.Inventors: Bret Roberts Dale, Ryan Andrew Jurasek, Darin James Daudelin, Dave Eugene Chapmen
-
Patent number: 7633331Abstract: A dynamic voltage pump circuit includes a first stage voltage pump, a second stage voltage pump, a limiter, and a comparator. The first stage voltage pump generates an intermediate supply voltage according to an input supply voltage and a pump signal. The second stage voltage pump generates an output supply voltage according to the intermediate supply voltage, the pump signal, and an enable signal; the second stage voltage pump is enabled and disabled when the enable signal is asserted and de-asserted, respectively. The limiter controls the pump signal according to a comparison of the output supply voltage with a first reference voltage. The comparator compares the first reference voltage with a second reference voltage to generate the enable signal, and can assert the enable signal when the desired output supply voltage exceeds the maximum possible intermediate supply voltage generated by the first stage voltage pump.Type: GrantFiled: March 18, 2008Date of Patent: December 15, 2009Assignee: Nanya Technology Corp.Inventors: Ryan Andrew Jurasek, Bret Roberts Dale, Darin James Daudelin, Dave Eugene Chapmen
-
Patent number: 7622972Abstract: A system for generating an ideal rise or fall time includes: a first current source, for providing a first current; an adjustable capacitive component, coupled to the first current source, for generating an output signal according to a total capacitance controlled by a comparison signal; a signal conversion circuit, coupled to the adjustable capacitive component, for restoring charges stored in the adjustable capacitive component to a predetermined value when a voltage level of the output signal reaches a reference value to generate a clock-like signal; and a comparison circuit, coupled to the signal conversion circuit and the adjustable capacitive component, for comparing a period of the clock-like signal with a reference period of a reference clock signal and generating the comparison signal to adjust the total capacitance of the adjustable capacitive component when periods are not the same.Type: GrantFiled: February 5, 2008Date of Patent: November 24, 2009Assignee: Nanya Technology Corp.Inventors: Bret Roberts Dale, Darin James Daudelin, Ryan Andrew Jurasek, Dave Eugene Chapmen
-
Publication number: 20090261870Abstract: A power-on detection circuit for detecting a minimum operational frequency includes: an oscillating circuit, which includes: a ring oscillator, for generating a first oscillating signal; and a high pass filter for filtering the first oscillating signal to generate a second oscillating signal. The power-on detection circuit also includes a rectification device, coupled to the high pass filter, for generating a logic signal once the second oscillating signal reaches a certain frequency.Type: ApplicationFiled: April 18, 2008Publication date: October 22, 2009Inventors: Ryan Andrew Jurasek, Bret Roberts Dale, Darin James Daudelin, Dave Eugene Chapmen
-
Publication number: 20090261801Abstract: A low-voltage current reference providing a current being substantially constant with temperature includes a low voltage bandgap, a start circuit coupled to the low voltage bandgap, and a current summer coupled to the low voltage bandgap and to the start circuit. The low voltage bandgap is for providing a constant voltage reference, and the start circuit is for starting the low voltage bandgap from a non-start mode and for providing a proportional to absolute temperature (PTAT) current reference. The current summer is for providing a constant current reference according to the constant voltage reference and the PTAT current reference.Type: ApplicationFiled: April 18, 2008Publication date: October 22, 2009Inventors: Ryan Andrew Jurasek, Bret Roberts Dale, Darin James Daudelin, Dave Eugene Chapmen
-
Publication number: 20090237146Abstract: A dynamic voltage pump circuit includes a first stage voltage pump, a second stage voltage pump, a limiter, and a comparator. The first stage voltage pump generates an intermediate supply voltage according to an input supply voltage and a pump signal. The second stage voltage pump generates an output supply voltage according to the intermediate supply voltage, the pump signal, and an enable signal; the second stage voltage pump is enabled and disabled when the enable signal is asserted and de-asserted, respectively. The limiter controls the pump signal according to a comparison of the output supply voltage with a first reference voltage. The comparator compares the first reference voltage with a second reference voltage to generate the enable signal, and can assert the enable signal when the desired output supply voltage exceeds the maximum possible intermediate supply voltage generated by the first stage voltage pump.Type: ApplicationFiled: March 18, 2008Publication date: September 24, 2009Inventors: Ryan Andrew Jurasek, Bret Roberts Dale, Darin James Daudelin, Dave Eugene Chapmen
-
Publication number: 20090195073Abstract: A system for generating an ideal rise or fall time includes: a first current source, for providing a first current; an adjustable capacitive component, coupled to the first current source, for generating an output signal according to a total capacitance controlled by a comparison signal; a signal conversion circuit, coupled to the adjustable capacitive component, for restoring charges stored in the adjustable capacitive component to a predetermined value when a voltage level of the output signal reaches a reference value to generate a clock-like signal; and a comparison circuit, coupled to the signal conversion circuit and the adjustable capacitive component, for comparing a period of the clock-like signal with a reference period of a reference clock signal and generating the comparison signal to adjust the total capacitance of the adjustable capacitive component when periods are not the same.Type: ApplicationFiled: February 5, 2008Publication date: August 6, 2009Inventors: Bret Roberts Dale, Darin James Daudelin, Ryan Andrew Jurasek, Dave Eugene Chapmen
-
Publication number: 20090174449Abstract: An apparatus for compensating slew rate of a driving circuit includes: a first circuit, for receiving an edge transition from the driving circuit and generating a first pulse proportional to an actual slope of the edge transition; a second circuit, for receiving an ideal edge transition of the driving circuit and generating a second pulse proportional to an ideal slope of the ideal edge transition; a comparison circuit, coupled to the first circuit and the second circuit, for comparing an extreme value of amplitude of the first pulse with an extreme value of amplitude of the second pulse to produce a comparison signal; and a control circuit, coupled to the comparison circuit, for increasing or decreasing the slew rate of the driving circuit according to the comparison signal.Type: ApplicationFiled: January 3, 2008Publication date: July 9, 2009Inventors: Bret Roberts Dale, Ryan Andrew Jurasek, Darin James Daudelin, Dave Eugene Chapmen