Patents by Inventor David A. Otero

David A. Otero has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9091172
    Abstract: A gas turbine engine is disclosed having a cooling passage that rotates with a turbine and is capable of providing cooling flow to the turbine. In one embodiment the cooling passage can receive cooling flow from an interior of a shaft of the gas turbine engine and increase the pressure of the cooling flow before delivering it to a location near a blade of the turbine. In one form the cooling passage can have an inducer section. In one form the cooling passage can have internal vanes useful in increasing the pressure of the cooling flow.
    Type: Grant
    Filed: December 22, 2011
    Date of Patent: July 28, 2015
    Assignee: Rolls-Royce Corporation
    Inventors: Christopher Wolfgram, David A. Otero, Daniel G. Smith, Bill Westphal
  • Publication number: 20120177480
    Abstract: A gas turbine engine is disclosed having a cooling passage that rotates with a turbine and is capable of providing cooling flow to the turbine. In one embodiment the cooling passage can receive cooling flow from an interior of a shaft of the gas turbine engine and increase the pressure of the cooling flow before delivering it to a location near a blade of the turbine. In one form the cooling passage can have an inducer section. In one form the cooling passage can have internal vanes useful in increasing the pressure of the cooling flow.
    Type: Application
    Filed: December 22, 2011
    Publication date: July 12, 2012
    Inventors: Christopher Wolfgram, David A. Otero, Daniel G. Smith, Bill Westphal
  • Patent number: 7237210
    Abstract: Methods, systems, and media for managing functional verification of a parameterizable design are disclosed. Embodiments include a system having a testbench configuration module adapted to configure a testbench, the testbench having testbench signals and one or more instantiated components having a plurality of ports of a generic design, where the testbench signals are wired to the plurality of ports. The testbench may also have one or more instantiated special components based on chip-specific versions of the design where the special components are wired to the same ports as the generic design. The system may also include a functional verification manager that, through a component module, observes values in the testbench and automatically configure a verification environment based on the observed values, including automatic insertion of checkers at different levels of hierarchy. The testbench may be a VHDL or Verilog testbench in some embodiments.
    Type: Grant
    Filed: February 8, 2005
    Date of Patent: June 26, 2007
    Assignee: International Business Machines Corporation
    Inventors: Robert Brian Likovich, Jr., Joseph David Mendenhall, John Christopher Morris, David Otero, Chad Everett Winemiller
  • Publication number: 20060190871
    Abstract: Methods, systems, and media for managing functional verification of a parameterizable design are disclosed. Embodiments include a system having a testbench configuration module adapted to configure a testbench, the testbench having testbench signals and one or more instantiated components having a plurality of ports of a generic design, where the testbench signals are wired to the plurality of ports. The testbench may also have one or more instantiated special components based on chip-specific versions of the design where the special components are wired to the same ports as the generic design. The system may also include a functional verification manager that, through a component module, observes values in the testbench and automatically configure a verification environment based on the observed values, including automatic insertion of checkers at different levels of hierarchy. The testbench may be a VHDL or Verilog testbench in some embodiments.
    Type: Application
    Filed: February 8, 2005
    Publication date: August 24, 2006
    Inventors: Robert Likovich, Joseph Mendenhall, John Morris, David Otero, Chad Winemiller
  • Patent number: 6055584
    Abstract: A method and implementing system are provided which includes a DMA controller coupled to a slave bus controller through a processor local bus. The slave bus controller is also coupled to a memory unit. The memory unit is connected directly to a peripheral device. The DMA controller is arranged to receive a data transfer request from the peripheral unit and initiate a transfer cycle with the slave bus controller. The slave bus controller is selectively operable to assert a transfer signal to the memory unit which enables data movement directly between memory and the peripheral device in accordance with the request from the peripheral device. Upon completion of the address transfer and prior to the completion of the data transfer, the slave bus controller generates a transfer complete signal back to the peripheral device. This technique allows for a DMA FlyBy transfer to be overlapped with a subsequent processor local bus transfer.
    Type: Grant
    Filed: November 20, 1997
    Date of Patent: April 25, 2000
    Assignee: International Business Machines Corporation
    Inventors: Jeffrey Todd Bridges, Edward Hammond Green, III, Richard Gerard Hofmann, David Otero, Mark Michael Schaffer, Dennis Charles Wilkerson