Patents by Inventor David Brian Rees

David Brian Rees has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6515505
    Abstract: A method and apparatus for functionality change in an integrated circuit chip includes bonding pads by which the functionality of the chip may be selected. Bonding pads are connected to a decoder which determines which path of a predetermined number of paths is to be chosen to provide the selected function. Control signals are fed to logic circuits in predetermined portions of the remainder of the integrated circuit chip to control functions of sub-circuits within the various portions of the integrated circuit chip.
    Type: Grant
    Filed: July 29, 1997
    Date of Patent: February 4, 2003
    Assignee: Cypress Semiconductor Corp.
    Inventor: David Brian Rees
  • Patent number: 6118321
    Abstract: A bi-directional control circuit for preventing the improper functioning of a pass transistor MN1 in a CMOS circuit due to abnormally high voltages on its source and drain nodes IO1 and IO2. If the voltage on one of the nodes, IO1 or IO2, rises with a fast input edge rate, tending to cause the gate voltage V1 to go too high due to capacitive coupling (source-gate or drain-gate), node N1 is coupled through an appropriate capacitor, C1 or C2, to another node N3, which is normally held low by a transistor MN9. The voltage on N3 drives the gate of a transistor MN10, connected to node N1, to pull the gate voltage V1 of MN1 low, tending to discharge the capacitive coupling due to the overlap capacitance of MN1, which tends to turn MN1 OFF and also allows the voltage V1 to decay very quickly, so as to prevent some of the charge from IO1 getting through to IO2.
    Type: Grant
    Filed: April 27, 1998
    Date of Patent: September 12, 2000
    Assignee: Cypress Semiconductor Corp.
    Inventors: David Brian Rees, Martin Jonathon Steadman
  • Patent number: 5796289
    Abstract: A bidirectional control circuit for preventing the improper functioning of a pass transistor MN1 in a CMOS circuit due to abnormally high voltages on its source and drain nodes IO1 and IO2. If the voltage on one of the nodes, IO1 or IO2, rises with a fast input edge rate, tending to cause the gate voltage V1 to go too high due to capacitive coupling (source-gate or drain-gate), node N1 is coupled through an appropriate capacitor, C1 or C2, to another node N3, which is normally held low by a transistor MN9. The voltage on N3 drives the gate of a transistor MN10, connected to node N1, to pull the gate voltage V1 of MN1 low, tending to discharge the capacitive coupling due to the overlap capacitance of MN1, which tends to turn MN1 OFF and also allows the voltage V1 to decay very quickly, so as to prevent some of the charge from IO1 getting through to IO2.
    Type: Grant
    Filed: January 30, 1996
    Date of Patent: August 18, 1998
    Assignee: Cypress Semiconductor Corporation
    Inventors: David Brian Rees, Martin Jonathon Steadman
  • Patent number: 5721508
    Abstract: Circuit for preventing the improper functioning of a CMOS output buffer that may occur due to the fact that since the output buffer P-channel may be coupled between a supply voltage and an output pad. If the pad is driven higher than the supply voltage by an external source, current may be injected into the parasitic diodes of the source/drain of the transistor.
    Type: Grant
    Filed: January 24, 1996
    Date of Patent: February 24, 1998
    Assignee: Cypress Semiconductor Corporation
    Inventor: David Brian Rees