Patents by Inventor David C. Babin

David C. Babin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5454097
    Abstract: A cascadable peripheral (10) has at least two registers (51, 52, 53) of different sizes. Input data is shifted serially through a shift register (40) synchronously with a clock signal. A serial output of the shift register (40) is provided to a data output terminal (18) of the peripheral (10) for cascading. A counter (20) increments a state in response to the clock signal. A decode portion (30, 31, 32, 33, 35) activates one of a group of load signals, corresponding to one of the registers (51, 52, 53), in response to a state of the counter (20), when an enable signal becomes inactive. The active load signal causes the corresponding register to load a value presented from a parallel data output of the shift register (40). The counter (20) is reset in response to either the enable signal becoming inactive or the counter (20) reaching a maximum count corresponding to a size of the shift register (40).
    Type: Grant
    Filed: January 25, 1993
    Date of Patent: September 26, 1995
    Assignee: Motorola, Inc.
    Inventor: David C. Babin
  • Patent number: 5146577
    Abstract: An integrated circuit with a serial data port includes a counter for counting clock pulses and generating a binary signal, a decoder for converting the binary signal to a load signal to access an appropriately sized register, a serial-in, parallel-out shift register for receiving serial data and outputting the data in parallel, and a plurality of registers. The registers receive the load signal from the decoder and have a multi-bit data input for receiving the parallel data from the shift register. The circuit can access an appropriately sized register by using the counter and the decoder instead of address bits, and therefore reduce the total bit stream length. The circuit can randomly select any register out of several registers having different bit lengths.
    Type: Grant
    Filed: April 10, 1989
    Date of Patent: September 8, 1992
    Assignee: Motorola, Inc.
    Inventor: David C. Babin
  • Patent number: 5075638
    Abstract: A synthesizer is placed in standby mode when a standby portion of a control register is set. Once standby is activated, any detectors and counters are inhibited. The inputs and outputs are reconfigured so as to minimize current drain and to stabilize the VCO control voltage. Recovery from standby is accomplished in two phases. The first phase is started by the receipt of a terminate standby signal. This enables the inputs and starts the counters. The second phase is activated when a signal is received from a feedback counter indicating it has completed a cycle. This causes the preset data to be loaded into the reference counter. The counters are then synchronized; the detector is initialized; and the detector output is enabled. The device also controls an output lock detector and reference frequency signal during the standby mode. The system is also compatible with variable modulus prescalers.
    Type: Grant
    Filed: December 26, 1990
    Date of Patent: December 24, 1991
    Assignee: Motorola, Inc.
    Inventors: David C. Babin, John D. Hatchett
  • Patent number: 5021775
    Abstract: A display driver system having a plurality of series-coupled display drivers which are synchronized by using the same conductor between adjacent display drivers for communicating display data and synchronization control signals. The display driver serially receives display information at a predetermined clock rate. One of the display drivers becomes a master over the remaining display drivers and provides synchronization data for the system. Each display driver selectively outputs either display information or control information at a single output terminal.
    Type: Grant
    Filed: February 27, 1989
    Date of Patent: June 4, 1991
    Assignee: Motorola, Inc.
    Inventor: David C. Babin
  • Patent number: 4968950
    Abstract: A PLL frequency synthesizer IC chip having a sample frequency input terminal, data and address lines and a plurality of different output devices, and a mode control circuit for turning off any selected ones of the different output devices. The mode control circuit comprises a plurality of inputs connected to at least one of the data and address lines for determining different modes of operation, and a plurality of outputs connected to the plurality of different output devices for selecting ones of the plurality of different output devices to allow outputting therefrom and shutting off outputs from all of the remaining different output devices, based on the determined mode of operation.
    Type: Grant
    Filed: December 18, 1989
    Date of Patent: November 6, 1990
    Assignee: Motorola, Inc.
    Inventors: David C. Babin, Edward A. Kuligowski
  • Patent number: 4951005
    Abstract: A phase locked loop for providing a programmable frequency output signal with reduced phase-frequency lock time. A phase detector detects a phase difference between a reference frequency divided by a first number, and a frequency of the output signal divided by a second number. First and second counters receive the first and the second input numbers to divide a respective frequency. Whenever an input number is loaded, a load signal resets the phase detector and causes each counter to be loaded, which reduces the lock time of the loop.
    Type: Grant
    Filed: December 27, 1989
    Date of Patent: August 21, 1990
    Assignee: Motorola, Inc.
    Inventor: David C. Babin