Patents by Inventor David F. Skoll

David F. Skoll has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7509601
    Abstract: A design analysis workstation for performing design analysis of integrated circuits provides facilities for extracting design and layout information from digital image-mosaics captured during deconstruction of an integrated circuit. The design analysis workstation enables propagation of signal information from an annotation object having a signal property to at least one connected annotation object in order to point to errors in the design analysis.
    Type: Grant
    Filed: December 12, 2005
    Date of Patent: March 24, 2009
    Assignee: Chipworks Inc.
    Inventors: David F. Skoll, Terry Ludlow, Julia Elvidge
  • Patent number: 7020853
    Abstract: A design analysis workstation for performing design analysis of integrated circuits provides facilities for extracting design and layout information from digital image-mosaics captured during deconstruction of an integrated circuit. Each image-mosaic is displayed in at least one mosaic-view as a background image that is overlaid with at least one annotation overlay. An engineer analyst creates annotation objects on the annotation overlay based on information inferred concurrently from one or more image-mosaics. Concurrent display of a plurality of image-mosaics facilitates the understanding of interrelations between components on different layers. The design analysis workstation displays a plurality of cursors in respective views of mosaic-images, the cursors having lock-step motion to facilitate comprehension of the alignment of features on different concurrently displayed image-mosaics.
    Type: Grant
    Filed: November 21, 2003
    Date of Patent: March 28, 2006
    Assignee: Chipworks
    Inventors: David F. Skoll, Terry Ludlow, Julia Elvidge
  • Patent number: 6768102
    Abstract: A method of recalibrating to compensate for thermal drift between a micro-imaging system and a sample integrated circuit (IC) under investigation determines a planar drift using a cross-correlation between a reference calibration image and a recalibration image, and further determines a focus drift from a difference between a reference focus setting and a recalibration focus setting. The recalibration is performed on detection of a recalibration trigger event, such as expiry of a recalibration time interval. The recalibration time interval can be adaptively adjusted based on a magnitude of the thermal drift. Tile images captured since a last recalibration are recaptured if the thermal drift is too great for reliable image compensation. The system ensures seamless assembly of tile images into image photo-mosaics and increases image photo mosaic throughput.
    Type: Grant
    Filed: June 15, 2000
    Date of Patent: July 27, 2004
    Assignee: Chipworks
    Inventor: David F. Skoll
  • Patent number: 6763140
    Abstract: A mesh is created from selected focus points having locations on a surface of interest of a sample being micro-imaged. The mesh and associated focus settings of the focus points are used to define adjacent focus facets forming a focus surface substantially coincident with the surface of interest of the sample. In micro-imaging the sample, a micro-imaged portion of the surface of interest is segmented for the purpose of acquiring tile images. A tile image focus location is used to extract a tile image focus setting from the focus surface. A tile image focus determination process selects a focus facet coincident with the tile image focus location and interpolates a tile image focus setting from focus settings associated with the focus points defining the focus facet. If a coincident focus facet is not found, the tile image focus setting is set to the focus setting of a nearest focus point. Dependence on autofocus is thus eliminated, providing faster imaging and better focused images.
    Type: Grant
    Filed: September 7, 2000
    Date of Patent: July 13, 2004
    Assignee: Chipworks
    Inventor: David F. Skoll
  • Publication number: 20040117750
    Abstract: A design analysis workstation for performing design analysis of integrated circuits provides facilities for extracting design and layout information from digital image-mosaics captured during deconstruction of an integrated circuit. Each image-mosaic is displayed in at least one mosaic-view as a background image that is overlaid with at least one annotation overlay. An engineer analyst creates annotation objects on the annotation overlay based on information inferred concurrently from one or more image-mosaics. Concurrent display of a plurality of image-mosaics facilitates the understanding of interrelations between components on different layers. The design analysis workstation displays a plurality of cursors in respective views of mosaic-images, the cursors having lock-step motion to facilitate comprehension of the alignment of features on different concurrently displayed image-mosaics.
    Type: Application
    Filed: November 21, 2003
    Publication date: June 17, 2004
    Applicant: CHIPWORKS
    Inventors: David F. Skoll, Terry Ludlow, Julia Elvidge
  • Patent number: 6684379
    Abstract: A design analysis workstation for performing design analysis of integrated circuits provides facilities for extracting design and layout information from digital image-mosaics captured during deconstruction of an integrated circuit. Each image-mosaic is displayed in at least one mosaic-view as a background image that is overlaid with at least one annotation overlay. An engineer analyst creates annotation objects on the annotation overlay based on information inferred concurrently from one or more image-mosaics. Concurrent display of a plurality of image-mosaics facilitates the understanding of interrelations between components on different layers. The design analysis workstation displays a plurality of cursors in respective views of mosaic-images, the cursors having lock-step motion to facilitate comprehension of the alignment of features on different concurrently displayed image-mosaics.
    Type: Grant
    Filed: August 13, 2001
    Date of Patent: January 27, 2004
    Assignee: Chipworks
    Inventors: David F. Skoll, Terry Ludlow, Julia Elvidge, Michael Phaneuf
  • Patent number: 6671424
    Abstract: Methods of caching tile image constituents of image-mosaics enable a substantially smooth real-time display of portions of the image-mosaic in a view during panning, resizing, or zooming of the view. The method includes using a predictive algorithm to identify tile images to be retrieved from a remote store through a local area network, and for sequencing requests for the retrieval of tile images from the remote store. A scheduler calculates time spent in retrieving and servicing each tile image retrieval request and proportionately pauses retrieval of tile images after each request is serviced in order to prevent over utilizing LAN resources. The advantages are that tile images to be displayed are cached in accordance with a priority to facilitate image display while network data transfers are distributed in time.
    Type: Grant
    Filed: July 25, 2000
    Date of Patent: December 30, 2003
    Assignee: Chipworks
    Inventors: David F. Skoll, Vlad Dobrotescu
  • Patent number: 6549222
    Abstract: An apparatus for extracting design and layout information from image-mosaics of a progressive deconstruction of a semiconductor integrated circuit (IC) includes a visual display, a system pointer and a plurality of lockstep cursors. The visual display displays views of an area of interest of the respective image-mosaics. Each view displays one of the lock-step cursors when appropriate, as determined by a position of the system pointer. When the system pointer is within a view, a corresponding lock-step cursor is displayed as a master-cursor, while other views display a lock-step cursor that has a different size and shape than the master-cursor. All lock-step cursors move in unison under the control of the master-cursor. A method for extracting design and layout information from image-mosaics uses the lock-step cursors to quickly match features across image-mosaics, and to avoid transposition errors while tracing features from one image-mosaic to another.
    Type: Grant
    Filed: June 27, 2000
    Date of Patent: April 15, 2003
    Assignee: Chipworks
    Inventor: David F. Skoll
  • Publication number: 20020046386
    Abstract: A design analysis workstation for performing design analysis of integrated circuits provides facilities for extracting design and layout information from digital image-mosaics captured during deconstruction of an integrated circuit. Each image-mosaic is displayed in at least one mosaic-view as a background image that is overlaid with at least one annotation overlay. An engineer analyst creates annotation objects on the annotation overlay based on information inferred concurrently from one or more image-mosaics. Concurrent display of a plurality of image-mosaics facilitates the understanding of interrelations between components on different layers. The design analysis workstation displays a plurality of cursors in respective views of mosaic-images, the cursors having lock-step motion to facilitate comprehension of the alignment of features on different concurrently displayed image-mosaics.
    Type: Application
    Filed: August 13, 2001
    Publication date: April 18, 2002
    Applicant: Chipworks
    Inventors: David F. Skoll, Terry Ludlow, Julia Elvidge, Michael Phaneuf