Patents by Inventor David Francis Mietus

David Francis Mietus has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9129680
    Abstract: Current appearing on a bit-line with no memory cells asserted may be used during a bit-line pre-charge time before a read is performed so as to bias a gate-drain shorted PMOS pull-up device connected between the bit-line and a power supply at a VDD potential. The capacitance connected to the gate of this PMOS pull-up device may be used to “store” the resultant gate-source voltage when the drain is disconnected once the pre-charge time is completed. Once the read operation starts, the current of the PMOS pull-up device that has the “stored” resultant gate-source voltage and the “stored” resultant gate-source voltage itself are re-used as the references, or multi-reference, for sensing the state of an asserted memory cell connected to the bit-line during the read operation thereof.
    Type: Grant
    Filed: September 17, 2013
    Date of Patent: September 8, 2015
    Assignee: MICROCHIP TECHNOLOGY INCORPORATED
    Inventor: David Francis Mietus
  • Patent number: 9129695
    Abstract: Current appearing on a bit-line with no memory cells asserted may be used during a bit-line pre-charge time before a read is performed so as to bias a gate-drain shorted PMOS pull-up device connected between the bit-line and a power supply at a VDD potential. The capacitance connected to the gate of this PMOS pull-up device may be used to “store” the resultant gate-source voltage when the drain is disconnected once the pre-charge time is completed. Once the read operation starts, the current of the PMOS pull-up device that has the “stored” resultant gate-source voltage is re-used as the reference for sensing the state of an asserted memory cell connected to the bit-line during the read operation thereof.
    Type: Grant
    Filed: September 17, 2013
    Date of Patent: September 8, 2015
    Assignee: MICROCHIP TECHNOLOGY INCORPORATED
    Inventor: David Francis Mietus
  • Publication number: 20140078831
    Abstract: Current appearing on a bit-line with no memory cells asserted may be used during a bit-line pre-charge time before a read is performed so as to bias a gate-drain shorted PMOS pull-up device connected between the bit-line and a power supply at a VDD potential. The capacitance connected to the gate of this PMOS pull-up device may be used to “store” the resultant gate-source voltage when the drain is disconnected once the pre-charge time is completed. Once the read operation starts, the current of the PMOS pull-up device that has the “stored” resultant gate-source voltage and the “stored” resultant gate-source voltage itself are re-used as the references, or multi-reference, for sensing the state of an asserted memory cell connected to the bit-line during the read operation thereof.
    Type: Application
    Filed: September 17, 2013
    Publication date: March 20, 2014
    Inventor: David Francis Mietus
  • Publication number: 20140078824
    Abstract: Current appearing on a bit-line with no memory cells asserted may be used during a bit-line pre-charge time before a read is performed so as to bias a gate-drain shorted PMOS pull-up device connected between the bit-line and a power supply at a VDD potential. The capacitance connected to the gate of this PMOS pull-up device may be used to “store” the resultant gate-source voltage when the drain is disconnected once the pre-charge time is completed. Once the read operation starts, the current of the PMOS pull-up device that has the “stored” resultant gate-source voltage is re-used as the reference for sensing the state of an asserted memory cell connected to the bit-line during the read operation thereof.
    Type: Application
    Filed: September 17, 2013
    Publication date: March 20, 2014
    Inventor: David Francis Mietus
  • Patent number: 8117378
    Abstract: An input voltage range may be established between different voltage levels used for different programming functions of an integrated circuit device, thus implementing a protection zone (“safe zone”) of non-operation to facilitate prevention of an unintended irreversible programming operation, e.g., permanent write protection.
    Type: Grant
    Filed: October 29, 2008
    Date of Patent: February 14, 2012
    Assignee: Microchip Technology Incorporated
    Inventors: David Francis Mietus, Bruce Edward Beauchamp, Samuel Alexander, Ezana H. Aberra
  • Publication number: 20100106891
    Abstract: An input voltage range may be established between different voltage levels used for different programming functions of an integrated circuit device, thus implementing a protection zone (“safe zone”) of non-operation to facilitate prevention of an unintended irreversible programming operation, e.g., permanent write protection.
    Type: Application
    Filed: October 29, 2008
    Publication date: April 29, 2010
    Inventors: David Francis Mietus, Bruce Edward Beauchamp, Samuel Alexander, Ezana H. Aberra