Patents by Inventor David Hiner

David Hiner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7420272
    Abstract: A method of forming an electronic component package includes: forming electrically conductive traces for connecting first selected bond pads of a plurality of bond pads on a first surface of an electronic component to corresponding bonding locations formed on a second surface of the electronic component; coupling the first surface of the electronic component to a first surface of a lower dielectric strip; coupling the second surface of the electronic component to a first surface of an upper dielectric strip; forming lower via apertures through the lower dielectric strip to expose second selected bond pads of the plurality of bond pads on the first surface of the electronic component; forming upper via apertures through the upper dielectric strip to expose the bonding locations on the second surface of the electronic component; filling the lower and upper via apertures with an electrically conductive material to form lower and upper vias electrically coupled to the first and second selected bond pads of the pl
    Type: Grant
    Filed: April 9, 2007
    Date of Patent: September 2, 2008
    Assignee: Amkor Technology, Inc.
    Inventors: Ronald Patrick Huemoeller, Russ Lie, David Hiner
  • Publication number: 20080043447
    Abstract: A semiconductor package having laser-embedded terminals provides a high-density and low cost internal/external mounting and interconnect structure for integrated circuits. A substrate for interconnecting one or more dies to external terminals of the semiconductor package is fabricated with terminal lands buried inside the dielectric. The terminal lands are exposed by laser-ablation and then terminal material is added within the holes formed by the laser-ablation. The dielectric is again ablated to reduce the height of the substrate and further expose the terminals to form the final semiconductor package. The terminal material may be solder so that curved “solder ball” hemispherical surfaces are provided on an exposed surface of the semiconductor package. Alternatively, in concert the terminal may be internal terminals or posts for connecting a semiconductor die to the substrate within the semiconductor package.
    Type: Application
    Filed: July 14, 2005
    Publication date: February 21, 2008
    Inventors: Ronald Huemoeller, Sukianto Rusli, David Hiner
  • Publication number: 20080020132
    Abstract: An integral plated semiconductor package substrate stiffener provides a low-cost and space-efficient mechanism for maintaining substrate planarity during the manufacturing process. By patterning and plating the stiffener along with the other substrate fabrication process steps, the difficulty of attaching a separate stiffener is averted. Also, the stiffener pattern can be provided around other substrate elements such as the circuit patterns and terminals, while maintaining requisite spacing. The stiffener is a two-layer metal structure, the first layer is a thin film metal layer on which a thicker outer metal layer is plated up. The two metal layers may be of different metals or alloys and the thin film metal layer may be the same layer plane that provides one of the substrate interconnect layers or may be the metal layer removed from other areas of the substrate during isolation of an embedded circuit layer.
    Type: Application
    Filed: September 19, 2007
    Publication date: January 24, 2008
    Inventors: Ronald Huemoeller, Sukianto Rusli, David Hiner
  • Publication number: 20070241446
    Abstract: A method and structure provides a Direct Write Wafer Level Chip Scale Package (DWWLCSP) that utilizes permanent layers/coatings and direct write techniques to pattern these layers/coatings, thereby avoiding the use of photoimagable materials and photo-etching processes.
    Type: Application
    Filed: June 6, 2007
    Publication date: October 18, 2007
    Inventors: Christopher Berry, Ronald Huemoeller, David Hiner
  • Patent number: 7247523
    Abstract: A method of forming an electronic component package includes: forming electrically conductive traces for connecting first selected bond pads of a plurality of bond pads on a first surface of an electronic component to corresponding bonding locations formed on a second surface of the electronic component; coupling the first surface of the electronic component to a first surface of a lower dielectric strip; coupling the second surface of the electronic component to a first surface of an upper dielectric strip; forming lower via apertures through the lower dielectric strip to expose second selected bond pads of the plurality of bond pads on the first surface of the electronic component; forming upper via apertures through the upper dielectric strip to expose the bonding locations on the second surface of the electronic component; filling the lower and upper via apertures with an electrically conductive material to form lower and upper vias electrically coupled to the first and second selected bond pads of the pl
    Type: Grant
    Filed: January 31, 2005
    Date of Patent: July 24, 2007
    Assignee: Amkor Technology, Inc.
    Inventors: Ronald Patrick Huemoeller, Russ Lie, David Hiner