Patents by Inventor DAVID MCMENAMIN

DAVID MCMENAMIN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240100296
    Abstract: A package for a medical device such as an intermittent catheter has a case and a cap connected by threads. The case includes a hollow tube which is closed at one end and open at the other. A shoulder is formed near one end of the case. Above the shoulder is a cylindrical ferrule that includes external threads. The cap has internal threads selectably engageable with the threads on the ferrule to form a liquid-tight seal between the cap and case when the cap is installed on the case.
    Type: Application
    Filed: December 5, 2023
    Publication date: March 28, 2024
    Inventors: Daniel E. O'Brien, Vincent Naughton, Martin McMenamin, Joseph N. Hanley, David A. Knauz, Martin P. Creaven, Stephen Collum, Jeanne E. Lee, Siobhan Duffy, Marine Veronique Germaine Richard, Eugene Canavan, Daniel A. March
  • Patent number: 10860081
    Abstract: An electronic device, typically a microcontroller, which is divided into a multiplicity of power domains comprising one or more intelligent peripherals, is provided with an on-board power management module for switching power to one or more domains for pre-determined time periods and in a predetermined sequence. The values of the predetermined time periods and sequence may be pre-programmed by the design engineer or user of the device. In one example, power is switched to domains in a round robin fashion. An optional interrupt capability permits selective application of power to a dormant intelligent peripheral requesting it at the expense of others and based on a priority scheme. Consumption of current supplied to power domains may be monitored by a power watchdog or alternatively via a dedicated power monitor associated with each intelligent peripheral. The invention helps to reduce device power consumption without any associated reduction in processing performance.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: December 8, 2020
    Assignee: NXP USA, Inc.
    Inventors: Carl Culshaw, Gordon James Campbell, Alistair James Gorman, Mark Maiolani, David McMenamin
  • Patent number: 9952922
    Abstract: Apparatus suitable for detecting a fault in a processor comprises a monitor which receives input and output signals from the processor and generates a hash index key which is used to access entries in a hash table. The entries may include actions such as setting a timer so that the response of an output to a change of state of an input may be confirmed as valid within a specified time interval.
    Type: Grant
    Filed: July 18, 2013
    Date of Patent: April 24, 2018
    Assignee: NXP USA, Inc.
    Inventors: Graham Edmiston, Alan Devine, David McMenamin, Andrew Roberston, James Andrew Collier Scobie
  • Publication number: 20180039544
    Abstract: A resource access management component arranged to manage access to resources within a processing system. The resource access management component comprises at least one resource access management device configurable to manage access to the resources by a plurality of interconnect-master devices of the processing system. The resource access management component further comprises at least one resource access configuration unit arranged to receive an indication when a fault has been detected in relation to an interconnect-master device of the processing system, and to reconfigure the resource access management device in response to receiving the indication that a fault has been detected in relation to the interconnect-master device.
    Type: Application
    Filed: July 17, 2017
    Publication date: February 8, 2018
    Inventors: JAMES ANDREW COLLIER SCOBIE, David McMenamin
  • Patent number: 9575911
    Abstract: An interrupt controller for controlling processing of interrupt requests by a plurality of processing units. The processing units have at least two modes: an active mode and an inactive mode. The interrupt controller comprises a controller input, an interrupt router coupled to the controller input and a monitoring unit. The monitoring unit outputs a routing change signal to the interrupt router if it determines that a selected processing unit, to which, in response to a received interrupt request, an execution of an interrupt service routine was initially routed, is in inactive mode while a preselected one is in the active mode. The interrupt router reroutes the execution of the interrupt service routine to the preselected processing unit.
    Type: Grant
    Filed: April 7, 2014
    Date of Patent: February 21, 2017
    Assignee: NXP USA, INC.
    Inventors: David McMenamin, James Andrew Collier Scobie
  • Publication number: 20160239362
    Abstract: Apparatus suitable for detecting a fault in a processor comprises a monitor which receives input and output signals from the processor and generates a hash index key which is used to access entries in a hash table. The entries may include actions such as setting a timer so that the response of an output to a change of state of an input may be confirmed as valid within a specified time interval.
    Type: Application
    Filed: July 18, 2013
    Publication date: August 18, 2016
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Graham EDMISTON, Alan DEVINE, David MCMENAMIN, Andrew ROBERTSON, James Andrew Collier SCOBIE
  • Patent number: 9417795
    Abstract: A system performance control component, and method therefor, for configuring at least one system performance parameter within a signal processing system. The system performance control component is arranged to receive an indication of an address of a memory access performed by at least one signal processing component, compare the received indication of an address of a memory access to at least one address value, and configure at least one system performance parameter based at least partly on the comparison of the received indication of an address of a memory access to at least one address value.
    Type: Grant
    Filed: April 25, 2014
    Date of Patent: August 16, 2016
    Assignee: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Mark Maiolani, Gordon James Campbell, Carl Culchaw, Alistair James Gorman, David McMenamin
  • Publication number: 20160231805
    Abstract: An electronic device, typically a microcontroller, which is divided into a multiplicity of power domains comprising one or more intelligent peripherals, is provided with an on-board power management module for switching power to one or more domains for pre-determined time periods and in a predetermined sequence. The values of the predetermined time periods and sequence may be pre-programmed by the design engineer or user of the device. In one example, power is switched to domains in a round robin fashion. An optional interrupt capability permits selective application of power to a dormant intelligent peripheral requesting it at the expense of others and based on a priority scheme. Consumption of current supplied to power domains may be monitored by a power watchdog or alternatively via a dedicated power monitor associated with each intelligent peripheral. The invention helps to reduce device power consumption without any associated reduction in processing performance.
    Type: Application
    Filed: September 27, 2013
    Publication date: August 11, 2016
    Inventors: Carl CULSHAW, Gordon CAMPBELL, Alistair James GORMAN, Mark MAIOLANI, David MCMENAMIN
  • Publication number: 20150309730
    Abstract: A system performance control component, and method therefor, for configuring at least one system performance parameter within a signal processing system. The system performance control component is arranged to receive an indication of an address of a memory access performed by at least one signal processing component, compare the received indication of an address of a memory access to at least one address value, and configure at least one system performance parameter based at least partly on the comparison of the received indication of an address of a memory access to at least one address value.
    Type: Application
    Filed: April 25, 2014
    Publication date: October 29, 2015
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: MARK MAIOLANI, GORDON JAMES CAMPBELL, CARL CULSHAW, ALISTAIR JAMES GORMAN, DAVID MCMENAMIN
  • Publication number: 20150286595
    Abstract: An interrupt controller for controlling processing of interrupt requests by a plurality of processing units. The processing units have at least two modes: an active mode and an inactive mode. The interrupt controller comprises a controller input, an interrupt router coupled to the controller input and a monitoring unit. The monitoring unit outputs a routing change signal to the interrupt router if it determines that a selected processing unit, to which, in response to a received interrupt request, an execution of an interrupt service routine was initially routed, is in inactive mode while a preselected one is in the active mode. The interrupt router reroutes the execution of the interrupt service routine to the preselected processing unit.
    Type: Application
    Filed: April 7, 2014
    Publication date: October 8, 2015
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: DAVID MCMENAMIN, JAMES ANDREW COLLIER SCOBIE