Patents by Inventor David Vinke

David Vinke has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7760578
    Abstract: An integrated circuit structure for distributing power to one or more standard cells in an integrated circuit includes a first plurality of standard cells and a power mesh power connection structure coupled to the cells. Each of the standard cells includes first and second power rails adapted for connection to a voltage supply and a voltage return, respectively, of the standard cells. Each standard cell in a subset of the standard cells is arranged in direct abutment with at least two other standard cells, and at least first and second end cells are arranged in direct abutment with at least one other standard cell of the first plurality of standard cells. The power mesh power connection structure includes a plurality of conductive elements formed in a plurality of different conductive layers in the integrated circuit.
    Type: Grant
    Filed: October 20, 2008
    Date of Patent: July 20, 2010
    Assignee: LSI Logic Corporation
    Inventors: David Vinke, Michael N. Dillon, Bret Alan Oeltjen, Uday Anumalachetty, Thomas Mathews Antisseril
  • Publication number: 20100097875
    Abstract: An integrated circuit structure for distributing power to one or more standard cells in an integrated circuit includes a first plurality of standard cells and a power mesh power connection structure coupled to the cells. Each of the standard cells includes first and second power rails adapted for connection to a voltage supply and a voltage return, respectively, of the standard cells. Each standard cell in a subset of the standard cells is arranged in direct abutment with at least two other standard cells, and at least first and second end cells are arranged in direct abutment with at least one other standard cell of the first plurality of standard cells. The power mesh power connection structure includes a plurality of conductive elements formed in a plurality of different conductive layers in the integrated circuit.
    Type: Application
    Filed: October 20, 2008
    Publication date: April 22, 2010
    Inventors: David Vinke, Michael N. Dillon, Bret Alan Oeltjen, Uday Anumalachetty, Thomas Mathews Antisseril
  • Patent number: 7669155
    Abstract: A method and apparatus are provided for generating and using timing constraints templates for IP cores that can be instantiated in an integrated circuit design. The templates include a plurality of timing constraint statements for inputs and outputs of the respective IP core. At least one of the statements includes a configurable variable, wherein the timing constraints template is configurable through the variable for each of a plurality of instances of the IP core in the integrated circuit design.
    Type: Grant
    Filed: March 26, 2007
    Date of Patent: February 23, 2010
    Assignee: LSI Corporation
    Inventors: Balaji Ganesan, David Vinke, Ekambaram Balaji, Nicholas A. Oleksinski
  • Patent number: 7640461
    Abstract: A clock pulse controller includes a test clock pulse input for receiving test clock pulses. A scan enable input receives a scan enable signal having a first state and a second state. A trigger pulse input receives a trigger pulse. A clock pulse output generates a launch clock pulse and a capture clock pulse from the test clock pulses immediately after receiving a predetermined number of the test clock pulses immediately following the trigger pulse. A delayed scan enable output generates a delayed scan enable signal that transitions from the first state to the second state between a leading edge of the launch clock pulse and a leading edge of the capture clock pulse.
    Type: Grant
    Filed: November 14, 2007
    Date of Patent: December 29, 2009
    Assignee: LSI Logic Corporation
    Inventors: Thai-Minh Nguyen, William Shen, David Vinke, Christopher Coleman
  • Publication number: 20090125769
    Abstract: A clock pulse controller includes a test clock pulse input for receiving test clock pulses. A scan enable input receives a scan enable signal having a first state and a second state. A trigger pulse input receives a trigger pulse. A clock pulse output generates a launch clock pulse and a capture clock pulse from the test clock pulses immediately after receiving a predetermined number of the test clock pulses immediately following the trigger pulse. A delayed scan enable output generates a delayed scan enable signal that transitions from the first state to the second state between a leading edge of the launch clock pulse and a leading edge of the capture clock pulse.
    Type: Application
    Filed: November 14, 2007
    Publication date: May 14, 2009
    Inventors: Thai-Minh Nguyen, William Shen, David Vinke, Christopher Coleman
  • Publication number: 20080244491
    Abstract: A method and apparatus are provided for generating and using timing constraints templates for IP cores that can be instantiated in an integrated circuit design. The templates include a plurality of timing constraint statements for inputs and outputs of the respective IP core. At least one of the statements includes a configurable variable, wherein the timing constraints template is configurable through the variable for each of a plurality of instances of the IP core in the integrated circuit design.
    Type: Application
    Filed: March 26, 2007
    Publication date: October 2, 2008
    Applicant: LSI Logic Corporation
    Inventors: Balaji Ganesan, David Vinke, Ekambaram Balaji, Nicholas A. Oleksinski
  • Patent number: 7266021
    Abstract: A disclosed memory, such as a random access memory (RAM) has multiple banks including a first bank and a second bank each having multiple latch cells configured to store data. The first bank has a first bit line, and the second bank has a second bit line. A first tri-state buffer has an input node coupled to the first bit line, an enable node coupled to receive a first enable signal, and an output node coupled to a tri-state output bit line. A second tri-state buffer has an input node coupled to the second bit line, an enable node coupled to receive a second enable signal, and an output node coupled to the tri-state output bit line. Enable signal generation logic uses a portion of an address signal to generate the first and second enable signals. The memory produces an output signal dependent upon the enable signal generation logic output, and thus upon a logic level of the tri-state output bit line.
    Type: Grant
    Filed: September 27, 2005
    Date of Patent: September 4, 2007
    Assignee: LSI Corporation
    Inventors: David Vinke, Bret A. Oeltjen, Ekambaram Balaji
  • Patent number: 7233540
    Abstract: A disclosed memory, such as a random access memory (RAM) has multiple banks including a first bank and a second bank each having multiple latch cells configured to store data. The first bank has a first bit line, and the second bank has a second bit line. A first tri-state buffer has an input node coupled to the first bit line, an enable node coupled to receive a first enable signal, and an output node coupled to a tri-state bit line. A second tri-state buffer has an input node coupled to the second bit line, an enable node coupled to receive a second enable signal, and an output node coupled to the tri-state bit line. Enable signal generation logic uses a portion of an address signal to generate the first and second enable signals such that the first and second enable signals are not in an active state simultaneously.
    Type: Grant
    Filed: September 27, 2005
    Date of Patent: June 19, 2007
    Assignee: LSI Corporation
    Inventors: David Vinke, Bret A. Oeltjen, Michael N. Dillon
  • Patent number: 7231563
    Abstract: A method and apparatus for testing latch based random access memory includes steps of generating a scan enable signal for testing latch based random access memory and generating a scan clock signal for testing the latch based random access memory wherein the scan clock signal has a first scan clock period for a shift cycle and a second scan clock period for a capture cycle.
    Type: Grant
    Filed: July 28, 2004
    Date of Patent: June 12, 2007
    Assignee: LSI Corporation
    Inventors: David Vinke, Ekambaram Balaji
  • Patent number: 7152194
    Abstract: A latch based random access memory includes an input data register; an input data buffer coupled to the input data register; a latch array coupled to the input data buffer; and a latch array bypass multiplexer for selecting one of the input data buffer and the latch array in response to a memory scan mode signal to generate a first data output of the latch based random access memory from the input data buffer during logic scan testing and a second data output of the latch based random access memory from the latch array during memory scan testing.
    Type: Grant
    Filed: August 20, 2003
    Date of Patent: December 19, 2006
    Assignee: LSI Logic Corporation
    Inventors: David Vinke, Ekambaram Balaji, Giuseppe Fornaciari
  • Publication number: 20050268185
    Abstract: A method and apparatus for testing latch based random access memory includes steps of generating a scan enable signal for testing latch based random access memory and generating a scan clock signal for testing the latch based random access memory wherein the scan clock signal has a first scan clock period for a shift cycle and a second scan clock period for a capture cycle.
    Type: Application
    Filed: July 28, 2004
    Publication date: December 1, 2005
    Inventors: David Vinke, Ekambaram Balaji
  • Publication number: 20050041460
    Abstract: A latch based random access memory includes an input data register; an input data buffer coupled to the input data register; a latch array coupled to the input data buffer; and a latch array bypass multiplexer for selecting one of the input data buffer and the latch array in response to a memory scan mode signal to generate a first data output of the latch based random access memory from the input data buffer during logic scan testing and a second data output of the latch based random access memory from the latch array during memory scan testing.
    Type: Application
    Filed: August 20, 2003
    Publication date: February 24, 2005
    Inventors: David Vinke, Ekambaram Balaji, Giuseppe Fornaciari