Patents by Inventor Dean Zehnder

Dean Zehnder has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210043465
    Abstract: An electronic device and a manufacturing method thereof. As non-limiting examples, various aspects of this disclosure provide an electronic device having a top side pin array, for example which may be utilized for three-dimensional stacking, and a method for manufacturing such an electronic device.
    Type: Application
    Filed: October 27, 2020
    Publication date: February 11, 2021
    Inventors: Devarajan Balaraman, Daniel Richter, Greg Hames, Dean Zehnder, Glenn Rinne
  • Patent number: 10832921
    Abstract: An electronic device and a manufacturing method thereof. As non-limiting examples, various aspects of this disclosure provide an electronic device having a top side pin array, for example which may be utilized for three-dimensional stacking, and a method for manufacturing such an electronic device.
    Type: Grant
    Filed: May 28, 2019
    Date of Patent: November 10, 2020
    Assignee: AMKOR TECHNOLOGY, INC.
    Inventors: Devarajan Balaraman, Daniel Richter, Greg Hames, Dean Zehnder, Glenn Rinne
  • Publication number: 20190279882
    Abstract: An electronic device and a manufacturing method thereof. As non-limiting examples, various aspects of this disclosure provide an electronic device having a top side pin array, for example which may be utilized for three-dimensional stacking, and a method for manufacturing such an electronic device.
    Type: Application
    Filed: May 28, 2019
    Publication date: September 12, 2019
    Inventors: Devarajan Balaraman, Daniel Richter, Greg Hames, Dean Zehnder, Glenn Rinne
  • Patent number: 10304697
    Abstract: An electronic device and a manufacturing method thereof. As non-limiting examples, various aspects of this disclosure provide an electronic device having a top side pin array, for example which may be utilized for three-dimensional stacking, and a method for manufacturing such an electronic device.
    Type: Grant
    Filed: October 5, 2017
    Date of Patent: May 28, 2019
    Assignee: Amkor Technology, Inc.
    Inventors: Devarajan Balaraman, Daniel Richter, Greg Hames, Dean Zehnder, Glenn Rinne
  • Publication number: 20190109018
    Abstract: An electronic device and a manufacturing method thereof. As non-limiting examples, various aspects of this disclosure provide an electronic device having a top side pin array, for example which may be utilized for three-dimensional stacking, and a method for manufacturing such an electronic device.
    Type: Application
    Filed: October 5, 2017
    Publication date: April 11, 2019
    Inventors: Devarajan Balaraman, Daniel Richter, Greg Hames, Dean Zehnder, Glenn Rinne
  • Patent number: 9875980
    Abstract: Methods for copper pillar protection may include forming a metal post over a contact on a semiconductor die, where the metal post comprises a sidewall. A metal cap may be formed on the metal post and may be wider than the width of the metal post. A solder bump may be formed on the metal cap, and a conformal passivation layer may be formed on at least the sidewall of the metal post. The metal cap may be rounded shaped or rectangular shaped in cross-section. The metal post and the metal cap may comprise copper. The metal cap may comprise a copper layer and a nickel layer. The seed metal layer may comprise one or more of titanium, tungsten, and copper. The conformal passivation layer may comprise a nonwettable polymer. Horizontal portions of the conformal passivation layer may be removed utilizing an anisotropic etch such as a plasma etch.
    Type: Grant
    Filed: May 23, 2014
    Date of Patent: January 23, 2018
    Assignee: AMKOR TECHNOLOGY, INC.
    Inventors: Glenn Rinne, Dean Zehnder, Christopher J. Berry, Robert Lanzone, Ludovico Bancod
  • Publication number: 20150340332
    Abstract: Methods for copper pillar protection may include forming a metal post over a contact on a semiconductor die, where the metal post comprises a sidewall. A metal cap may be formed on the metal post and may be wider than the width of the metal post. A solder bump may be formed on the metal cap, and a conformal passivation layer may be formed on at least the sidewall of the metal post. The metal cap may be rounded shaped or rectangular shaped in cross-section. The metal post and the metal cap may comprise copper. The metal cap may comprise a copper layer and a nickel layer. The seed metal layer may comprise one or more of titanium, tungsten, and copper. The conformal passivation layer may comprise a nonwettable polymer. Horizontal portions of the conformal passivation layer may be removed utilizing an anisotropic etch such as a plasma etch.
    Type: Application
    Filed: May 23, 2014
    Publication date: November 26, 2015
    Applicant: Amkor Technology, Inc.
    Inventors: Glenn Rinne, Dean Zehnder, Christopher J. Berry, Robert Lanzone, Ludovico Bancod
  • Patent number: 7550849
    Abstract: Methods may be provided for forming an electronic device including a substrate, a conductive pad on the substrate, and an insulating layer on the substrate wherein the insulating layer has a via hole therein exposing a portion of the conductive pad. In particular, a conductive structure may be formed on the insulating layer and on the exposed portion of the conductive pad. The conductive structure may include a base layer of titanium-tungsten (TiW) and a conduction layer of at least one of aluminum and/or copper. Moreover, the base layer of the conductive structure may be between the conduction layer and the insulating layer. Related devices are also discussed.
    Type: Grant
    Filed: June 20, 2007
    Date of Patent: June 23, 2009
    Assignee: Unitive International Limited
    Inventors: J. Daniels Mis, Dean Zehnder
  • Publication number: 20070241460
    Abstract: Methods may be provided for forming an electronic device including a substrate, a conductive pad on the substrate, and an insulating layer on the substrate wherein the insulating layer has a via hole therein exposing a portion of the conductive pad. In particular, a conductive structure may be formed on the insulating layer and on the exposed portion of the conductive pad. The conductive structure may include a base layer of titanium-tungsten (TiW) and a conduction layer of at least one of aluminum and/or copper. Moreover, the base layer of the conductive structure may be between the conduction layer and the insulating layer. Related devices are also discussed.
    Type: Application
    Filed: June 20, 2007
    Publication date: October 18, 2007
    Inventors: J. Mis, Dean Zehnder
  • Patent number: 7244671
    Abstract: Methods may be provided for forming an electronic device including a substrate, a conductive pad on the substrate, and an insulating layer on the substrate wherein the insulating layer has a via hole therein exposing a portion of the conductive pad. In particular, a conductive structure may be formed on the insulating layer and on the exposed portion of the conductive pad. The conductive structure may include a base layer of titanium-tungsten (TiW) and a conduction layer of at least one of aluminum and/or copper. Moreover, the base layer of the conductive structure may be between the conduction layer and the insulating layer. Related devices are also discussed.
    Type: Grant
    Filed: June 29, 2004
    Date of Patent: July 17, 2007
    Assignee: Unitive International Limited
    Inventors: J. Daniels Mis, Dean Zehnder
  • Publication number: 20050020047
    Abstract: Methods may be provided for forming an electronic device including a substrate, a conductive pad on the substrate, and an insulating layer on the substrate wherein the insulating layer has a via hole therein exposing a portion of the conductive pad. In particular, a conductive structure may be formed on the insulating layer and on the exposed portion of the conductive pad. The conductive structure may include a base layer of titanium-tungsten (TiW) and a conduction layer of at least one of aluminum and/or copper. Moreover, the base layer of the conductive structure may be between the conduction layer and the insulating layer. Related devices are also discussed.
    Type: Application
    Filed: June 29, 2004
    Publication date: January 27, 2005
    Inventors: J. Mis, Dean Zehnder